

# GPUDIRECT: INTEGRATING THE GPU WITH A NETWORK INTERFACE

DAVIDE ROSSETTI, SW COMPUTE TEAM



# **GPUDIRECT FAMILY**<sup>1</sup>

- GPUDirect Shared GPU-Sysmem for inter-node copy optimization
- GPUDirect P2P for intra-node, accelerated GPU-GPU memcpy
- GPUDirect P2P for intra-node, inter-GPU LD/ST access
- GPUDirect RDMA<sup>2</sup> for inter-node copy optimization

[1] developer info: <u>https://developer.nvidia.com/gpudirect</u>
 [2] <u>http://docs.nvidia.com/cuda/gpudirect-rdma</u>



# GPUDIRECT RDMA CAPABILITIES & LIMITATIONS

- GPUDirect RDMA
  - direct HCA access to GPU memory
- CPU still driving computing + communication
  - Fast CPU needed
  - Implications: power, latency, TCO
  - Risks: limited scaling ...



## **MOVING DATA AROUND**





# **MEET NEXT THING**





# CPU OFF THE CRITICAL PATH

- CPU prepares work plan
  - hardly parallelizable, branch intensive
- GPU orchestrates flow
  - Runs on optimized scheduling unit
  - Same one scheduling GPU work
  - Now also scheduling network communications





## KERNEL+SEND NORMAL FLOW

GPU

CPU

a\_kernel<<<...,stream>>>(buf); cudaStreamSynchronize(stream); ibv\_post\_send(buf); while (!done) ibv\_poll\_cq(txcq); 100% CPU utilization 100% cpu scaling! Limited scaling! b\_kernel<<<...,stream>>>(buf);



## **KERNEL+SEND** GPUDIRECT ASYNC

a\_kernel<<<...,stream>>>(buf);

gds\_stream\_queue\_send(stream,qp,buf);

gds\_stream\_wait\_cq(stream,txcq);





#### RECEIVE+KERNEL NORMAL FLOW

while (!done) ibv\_poll\_cq();
a\_kernel<<<...,stream>>>(buf);
cuStreamSynchronize(stream);





#### **RECEIVE+KERNEL** GPUDIRECT ASYNC

gds\_stream\_wait\_cq(stream,rx\_cq);
a\_kernel<<<...,stream>>>(buf);
cuStreamSynchronize(stream);





# **USE CASE SCENARIOS**

Performance mode (~ Top500)

- enable batching
- increase performance
- CPU available, additional GFlops

#### Economy mode (~ Green500)

- enable GPU IRQ waiting mode
- free more CPU cycles
- Optionally slimmer CPU



## **PERFORMANCE MODE**



[\*] modified ud\_pingpong test: recv+GPU kernel+send on each side.

2 nodes: Ivy Bridge Xeon + K40 + Connect-IB + MLNX switch, 10000 iterations, message size: 128B, batch size: 20



# **2D STENCIL BENCHMARK**

- weak scaling
- 256^2 local lattice
- 2x1, 2x2 node grids
- ▶ 1 GPU per node





# ECONOMY MODE





[\*] modified ud\_pingpong test, HW same as in previous slide

latency (us)



# SUMMARY

Meet Async, next generation of GPUDirect

- GPU orchestrates network operations
- CPU off the critical path
- 40% faster, 45% less CPU load

Excited about these topics ? collaborations & jobs @NVIDIA



# NVIDIA REGISTERED DEVELOPER PROGRAMS

- Everything you need to develop with NVIDIA products
- Membership is your first step in establishing a working relationship with NVIDIA Engineering
  - Exclusive access to pre-releases
  - Submit bugs and features requests
  - Stay informed about latest releases and training opportunities
  - Access to exclusive downloads
  - Exclusive activities and special offers
  - Interact with other developers in the NVIDIA Developer Forums.

#### REGISTER FOR FREE AT: developer.nvidia.com



# THANK YOU

JOIN THE CONVERSATION #GTC15 **f** in



# PERFORMANCE VS ECONOMY

#### Performance mode

#### Economy mode



[\*] modified ud\_pingpong test, HW same as in previous slide, NUMA binding to socket0/core0, SBIOS power-saving profile