Go to the documentation of this file. 1 #ifndef __timer_defs_asm_h
2 #define __timer_defs_asm_h
18 #define REG_FIELD( scope, reg, field, value ) \
19 REG_FIELD_X_( value, reg_##scope##_##reg##___##field##___lsb )
20 #define REG_FIELD_X_( value, shift ) ((value) << shift)
24 #define REG_STATE( scope, reg, field, symbolic_value ) \
25 REG_STATE_X_( regk_##scope##_##symbolic_value, reg_##scope##_##reg##___##field##___lsb )
26 #define REG_STATE_X_( k, shift ) (k << shift)
30 #define REG_MASK( scope, reg, field ) \
31 REG_MASK_X_( reg_##scope##_##reg##___##field##___width, reg_##scope##_##reg##___##field##___lsb )
32 #define REG_MASK_X_( width, lsb ) (((1 << width)-1) << lsb)
36 #define REG_LSB( scope, reg, field ) reg_##scope##_##reg##___##field##___lsb
40 #define REG_BIT( scope, reg, field ) reg_##scope##_##reg##___##field##___bit
44 #define REG_ADDR( scope, inst, reg ) REG_ADDR_X_(inst, reg_##scope##_##reg##_offset)
45 #define REG_ADDR_X_( inst, offs ) ((inst) + offs)
49 #define REG_ADDR_VECT( scope, inst, reg, index ) \
50 REG_ADDR_VECT_X_(inst, reg_##scope##_##reg##_offset, index, \
51 STRIDE_##scope##_##reg )
52 #define REG_ADDR_VECT_X_( inst, offs, index, stride ) \
53 ((inst) + offs + (index) * stride)
57 #define reg_timer_rw_tmr0_div_offset 0
60 #define reg_timer_r_tmr0_data_offset 4
63 #define reg_timer_rw_tmr0_ctrl___op___lsb 0
64 #define reg_timer_rw_tmr0_ctrl___op___width 2
65 #define reg_timer_rw_tmr0_ctrl___freq___lsb 2
66 #define reg_timer_rw_tmr0_ctrl___freq___width 3
67 #define reg_timer_rw_tmr0_ctrl_offset 8
70 #define reg_timer_rw_tmr1_div_offset 16
73 #define reg_timer_r_tmr1_data_offset 20
76 #define reg_timer_rw_tmr1_ctrl___op___lsb 0
77 #define reg_timer_rw_tmr1_ctrl___op___width 2
78 #define reg_timer_rw_tmr1_ctrl___freq___lsb 2
79 #define reg_timer_rw_tmr1_ctrl___freq___width 3
80 #define reg_timer_rw_tmr1_ctrl_offset 24
83 #define reg_timer_rs_cnt_data___tmr___lsb 0
84 #define reg_timer_rs_cnt_data___tmr___width 24
85 #define reg_timer_rs_cnt_data___cnt___lsb 24
86 #define reg_timer_rs_cnt_data___cnt___width 8
87 #define reg_timer_rs_cnt_data_offset 32
90 #define reg_timer_r_cnt_data___tmr___lsb 0
91 #define reg_timer_r_cnt_data___tmr___width 24
92 #define reg_timer_r_cnt_data___cnt___lsb 24
93 #define reg_timer_r_cnt_data___cnt___width 8
94 #define reg_timer_r_cnt_data_offset 36
97 #define reg_timer_rw_cnt_cfg___clk___lsb 0
98 #define reg_timer_rw_cnt_cfg___clk___width 2
99 #define reg_timer_rw_cnt_cfg_offset 40
102 #define reg_timer_rw_trig_offset 48
105 #define reg_timer_rw_trig_cfg___tmr___lsb 0
106 #define reg_timer_rw_trig_cfg___tmr___width 2
107 #define reg_timer_rw_trig_cfg_offset 52
110 #define reg_timer_r_time_offset 56
113 #define reg_timer_rw_out___tmr___lsb 0
114 #define reg_timer_rw_out___tmr___width 2
115 #define reg_timer_rw_out_offset 60
118 #define reg_timer_rw_wd_ctrl___cnt___lsb 0
119 #define reg_timer_rw_wd_ctrl___cnt___width 8
120 #define reg_timer_rw_wd_ctrl___cmd___lsb 8
121 #define reg_timer_rw_wd_ctrl___cmd___width 1
122 #define reg_timer_rw_wd_ctrl___cmd___bit 8
123 #define reg_timer_rw_wd_ctrl___key___lsb 9
124 #define reg_timer_rw_wd_ctrl___key___width 7
125 #define reg_timer_rw_wd_ctrl_offset 64
128 #define reg_timer_r_wd_stat___cnt___lsb 0
129 #define reg_timer_r_wd_stat___cnt___width 8
130 #define reg_timer_r_wd_stat___cmd___lsb 8
131 #define reg_timer_r_wd_stat___cmd___width 1
132 #define reg_timer_r_wd_stat___cmd___bit 8
133 #define reg_timer_r_wd_stat_offset 68
136 #define reg_timer_rw_intr_mask___tmr0___lsb 0
137 #define reg_timer_rw_intr_mask___tmr0___width 1
138 #define reg_timer_rw_intr_mask___tmr0___bit 0
139 #define reg_timer_rw_intr_mask___tmr1___lsb 1
140 #define reg_timer_rw_intr_mask___tmr1___width 1
141 #define reg_timer_rw_intr_mask___tmr1___bit 1
142 #define reg_timer_rw_intr_mask___cnt___lsb 2
143 #define reg_timer_rw_intr_mask___cnt___width 1
144 #define reg_timer_rw_intr_mask___cnt___bit 2
145 #define reg_timer_rw_intr_mask___trig___lsb 3
146 #define reg_timer_rw_intr_mask___trig___width 1
147 #define reg_timer_rw_intr_mask___trig___bit 3
148 #define reg_timer_rw_intr_mask_offset 72
151 #define reg_timer_rw_ack_intr___tmr0___lsb 0
152 #define reg_timer_rw_ack_intr___tmr0___width 1
153 #define reg_timer_rw_ack_intr___tmr0___bit 0
154 #define reg_timer_rw_ack_intr___tmr1___lsb 1
155 #define reg_timer_rw_ack_intr___tmr1___width 1
156 #define reg_timer_rw_ack_intr___tmr1___bit 1
157 #define reg_timer_rw_ack_intr___cnt___lsb 2
158 #define reg_timer_rw_ack_intr___cnt___width 1
159 #define reg_timer_rw_ack_intr___cnt___bit 2
160 #define reg_timer_rw_ack_intr___trig___lsb 3
161 #define reg_timer_rw_ack_intr___trig___width 1
162 #define reg_timer_rw_ack_intr___trig___bit 3
163 #define reg_timer_rw_ack_intr_offset 76
166 #define reg_timer_r_intr___tmr0___lsb 0
167 #define reg_timer_r_intr___tmr0___width 1
168 #define reg_timer_r_intr___tmr0___bit 0
169 #define reg_timer_r_intr___tmr1___lsb 1
170 #define reg_timer_r_intr___tmr1___width 1
171 #define reg_timer_r_intr___tmr1___bit 1
172 #define reg_timer_r_intr___cnt___lsb 2
173 #define reg_timer_r_intr___cnt___width 1
174 #define reg_timer_r_intr___cnt___bit 2
175 #define reg_timer_r_intr___trig___lsb 3
176 #define reg_timer_r_intr___trig___width 1
177 #define reg_timer_r_intr___trig___bit 3
178 #define reg_timer_r_intr_offset 80
181 #define reg_timer_r_masked_intr___tmr0___lsb 0
182 #define reg_timer_r_masked_intr___tmr0___width 1
183 #define reg_timer_r_masked_intr___tmr0___bit 0
184 #define reg_timer_r_masked_intr___tmr1___lsb 1
185 #define reg_timer_r_masked_intr___tmr1___width 1
186 #define reg_timer_r_masked_intr___tmr1___bit 1
187 #define reg_timer_r_masked_intr___cnt___lsb 2
188 #define reg_timer_r_masked_intr___cnt___width 1
189 #define reg_timer_r_masked_intr___cnt___bit 2
190 #define reg_timer_r_masked_intr___trig___lsb 3
191 #define reg_timer_r_masked_intr___trig___width 1
192 #define reg_timer_r_masked_intr___trig___bit 3
193 #define reg_timer_r_masked_intr_offset 84
196 #define reg_timer_rw_test___dis___lsb 0
197 #define reg_timer_rw_test___dis___width 1
198 #define reg_timer_rw_test___dis___bit 0
199 #define reg_timer_rw_test___en___lsb 1
200 #define reg_timer_rw_test___en___width 1
201 #define reg_timer_rw_test___en___bit 1
202 #define reg_timer_rw_test_offset 88
206 #define regk_timer_ext 0x00000001
207 #define regk_timer_f100 0x00000007
208 #define regk_timer_f29_493 0x00000004
209 #define regk_timer_f32 0x00000005
210 #define regk_timer_f32_768 0x00000006
211 #define regk_timer_hold 0x00000001
212 #define regk_timer_ld 0x00000000
213 #define regk_timer_no 0x00000000
214 #define regk_timer_off 0x00000000
215 #define regk_timer_run 0x00000002
216 #define regk_timer_rw_cnt_cfg_default 0x00000000
217 #define regk_timer_rw_intr_mask_default 0x00000000
218 #define regk_timer_rw_out_default 0x00000000
219 #define regk_timer_rw_test_default 0x00000000
220 #define regk_timer_rw_tmr0_ctrl_default 0x00000000
221 #define regk_timer_rw_tmr1_ctrl_default 0x00000000
222 #define regk_timer_rw_trig_cfg_default 0x00000000
223 #define regk_timer_start 0x00000001
224 #define regk_timer_stop 0x00000000
225 #define regk_timer_time 0x00000001
226 #define regk_timer_tmr0 0x00000002
227 #define regk_timer_tmr1 0x00000003
228 #define regk_timer_yes 0x00000001