LLVM API Documentation

llvm::Mips16InstrInfo Member List
This is the complete list of members for llvm::Mips16InstrInfo, including all inherited members.
AddiuSpImm(int64_t Imm) const llvm::Mips16InstrInfo
adjustStackPtr(unsigned SP, int64_t Amount, MachineBasicBlock &MBB, MachineBasicBlock::iterator I) const llvm::Mips16InstrInfo
AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify) const overridellvm::MipsInstrInfo
AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify, SmallVectorImpl< MachineInstr * > &BranchInstrs) const llvm::MipsInstrInfo
BranchType enum namellvm::MipsInstrInfo
BT_Cond enum valuellvm::MipsInstrInfo
BT_CondUncond enum valuellvm::MipsInstrInfo
BT_Indirect enum valuellvm::MipsInstrInfo
BT_NoBranch enum valuellvm::MipsInstrInfo
BT_None enum valuellvm::MipsInstrInfo
BT_Uncond enum valuellvm::MipsInstrInfo
BuildAddiuSpImm(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, int64_t Imm) const llvm::Mips16InstrInfo
copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, DebugLoc DL, unsigned DestReg, unsigned SrcReg, bool KillSrc) const overridellvm::Mips16InstrInfo
create(MipsSubtarget &STI)llvm::MipsInstrInfo [static]
expandPostRAPseudo(MachineBasicBlock::iterator MI) const overridellvm::Mips16InstrInfo
genInstrWithNewOpc(unsigned NewOpc, MachineBasicBlock::iterator I) const llvm::MipsInstrInfo
getInlineAsmLength(const char *Str, const MCAsmInfo &MAI) const overridellvm::Mips16InstrInfo
GetInstSizeInBytes(const MachineInstr *MI) const llvm::MipsInstrInfo
GetMemOperand(MachineBasicBlock &MBB, int FI, unsigned Flag) const llvm::MipsInstrInfo [protected]
getOppositeBranchOpc(unsigned Opc) const overridellvm::Mips16InstrInfo [virtual]
getRegisterInfo() const overridellvm::Mips16InstrInfo [virtual]
InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, const SmallVectorImpl< MachineOperand > &Cond, DebugLoc DL) const overridellvm::MipsInstrInfo
insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const overridellvm::MipsInstrInfo
isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const overridellvm::Mips16InstrInfo
isStoreToStackSlot(const MachineInstr *MI, int &FrameIndex) const overridellvm::Mips16InstrInfo
isZeroImm(const MachineOperand &op) const llvm::MipsInstrInfo [protected]
loadImmediate(unsigned FrameReg, int64_t Imm, MachineBasicBlock &MBB, MachineBasicBlock::iterator II, DebugLoc DL, unsigned &NewImm) const llvm::Mips16InstrInfo
loadRegFromStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, unsigned DestReg, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, int64_t Offset) const overridellvm::Mips16InstrInfo [virtual]
loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, unsigned DestReg, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const overridellvm::MipsInstrInfo [inline]
makeFrame(unsigned SP, int64_t FrameSize, MachineBasicBlock &MBB, MachineBasicBlock::iterator I) const llvm::Mips16InstrInfo
Mips16InstrInfo(const MipsSubtarget &STI)llvm::Mips16InstrInfo [explicit]
MipsInstrInfo(const MipsSubtarget &STI, unsigned UncondBrOpc)llvm::MipsInstrInfo [explicit]
RemoveBranch(MachineBasicBlock &MBB) const overridellvm::MipsInstrInfo
restoreFrame(unsigned SP, int64_t FrameSize, MachineBasicBlock &MBB, MachineBasicBlock::iterator I) const llvm::Mips16InstrInfo
ReverseBranchCondition(SmallVectorImpl< MachineOperand > &Cond) const overridellvm::MipsInstrInfo
storeRegToStack(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, unsigned SrcReg, bool isKill, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI, int64_t Offset) const overridellvm::Mips16InstrInfo [virtual]
storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, unsigned SrcReg, bool isKill, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const overridellvm::MipsInstrInfo [inline]
Subtargetllvm::MipsInstrInfo [protected]
UncondBrOpcllvm::MipsInstrInfo [protected]
validImmediate(unsigned Opcode, unsigned Reg, int64_t Amount)llvm::Mips16InstrInfo [static]
validSpImm8(int offset)llvm::Mips16InstrInfo [inline, static]