Linux Kernel  3.7.1
 All Data Structures Namespaces Files Functions Variables Typedefs Enumerations Enumerator Macros Groups Pages
Macros | Functions
cm33xx.h File Reference
#include <linux/delay.h>
#include <linux/errno.h>
#include <linux/err.h>
#include <linux/io.h>
#include "common.h"
#include "cm.h"
#include "cm-regbits-33xx.h"
#include "cm33xx.h"

Go to the source code of this file.

Macros

#define AM33XX_CM_BASE   0x44e00000
 
#define AM33XX_CM_REGADDR(inst, reg)   AM33XX_L4_WK_IO_ADDRESS(AM33XX_CM_BASE + (inst) + (reg))
 
#define AM33XX_CM_PER_MOD   0x0000
 
#define AM33XX_CM_WKUP_MOD   0x0400
 
#define AM33XX_CM_DPLL_MOD   0x0500
 
#define AM33XX_CM_MPU_MOD   0x0600
 
#define AM33XX_CM_DEVICE_MOD   0x0700
 
#define AM33XX_CM_RTC_MOD   0x0800
 
#define AM33XX_CM_GFX_MOD   0x0900
 
#define AM33XX_CM_CEFUSE_MOD   0x0A00
 
#define AM33XX_CM_PER_L4LS_CLKSTCTRL_OFFSET   0x0000
 
#define AM33XX_CM_PER_L4LS_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0000)
 
#define AM33XX_CM_PER_L3S_CLKSTCTRL_OFFSET   0x0004
 
#define AM33XX_CM_PER_L3S_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0004)
 
#define AM33XX_CM_PER_L4FW_CLKSTCTRL_OFFSET   0x0008
 
#define AM33XX_CM_PER_L4FW_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0008)
 
#define AM33XX_CM_PER_L3_CLKSTCTRL_OFFSET   0x000c
 
#define AM33XX_CM_PER_L3_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x000c)
 
#define AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET   0x0014
 
#define AM33XX_CM_PER_CPGMAC0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0014)
 
#define AM33XX_CM_PER_LCDC_CLKCTRL_OFFSET   0x0018
 
#define AM33XX_CM_PER_LCDC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0018)
 
#define AM33XX_CM_PER_USB0_CLKCTRL_OFFSET   0x001c
 
#define AM33XX_CM_PER_USB0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x001c)
 
#define AM33XX_CM_PER_MLB_CLKCTRL_OFFSET   0x0020
 
#define AM33XX_CM_PER_MLB_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0020)
 
#define AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET   0x0024
 
#define AM33XX_CM_PER_TPTC0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0024)
 
#define AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET   0x0028
 
#define AM33XX_CM_PER_EMIF_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0028)
 
#define AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET   0x002c
 
#define AM33XX_CM_PER_OCMCRAM_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x002c)
 
#define AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET   0x0030
 
#define AM33XX_CM_PER_GPMC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0030)
 
#define AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET   0x0034
 
#define AM33XX_CM_PER_MCASP0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0034)
 
#define AM33XX_CM_PER_UART5_CLKCTRL_OFFSET   0x0038
 
#define AM33XX_CM_PER_UART5_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0038)
 
#define AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET   0x003c
 
#define AM33XX_CM_PER_MMC0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x003c)
 
#define AM33XX_CM_PER_ELM_CLKCTRL_OFFSET   0x0040
 
#define AM33XX_CM_PER_ELM_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0040)
 
#define AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET   0x0044
 
#define AM33XX_CM_PER_I2C2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0044)
 
#define AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET   0x0048
 
#define AM33XX_CM_PER_I2C1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0048)
 
#define AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET   0x004c
 
#define AM33XX_CM_PER_SPI0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x004c)
 
#define AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET   0x0050
 
#define AM33XX_CM_PER_SPI1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0050)
 
#define AM33XX_CM_PER_SPI2_CLKCTRL_OFFSET   0x0054
 
#define AM33XX_CM_PER_SPI2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0054)
 
#define AM33XX_CM_PER_SPI3_CLKCTRL_OFFSET   0x0058
 
#define AM33XX_CM_PER_SPI3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0058)
 
#define AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET   0x0060
 
#define AM33XX_CM_PER_L4LS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0060)
 
#define AM33XX_CM_PER_L4FW_CLKCTRL_OFFSET   0x0064
 
#define AM33XX_CM_PER_L4FW_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0064)
 
#define AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET   0x0068
 
#define AM33XX_CM_PER_MCASP1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0068)
 
#define AM33XX_CM_PER_UART1_CLKCTRL_OFFSET   0x006c
 
#define AM33XX_CM_PER_UART1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x006c)
 
#define AM33XX_CM_PER_UART2_CLKCTRL_OFFSET   0x0070
 
#define AM33XX_CM_PER_UART2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0070)
 
#define AM33XX_CM_PER_UART3_CLKCTRL_OFFSET   0x0074
 
#define AM33XX_CM_PER_UART3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0074)
 
#define AM33XX_CM_PER_UART4_CLKCTRL_OFFSET   0x0078
 
#define AM33XX_CM_PER_UART4_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0078)
 
#define AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET   0x007c
 
#define AM33XX_CM_PER_TIMER7_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x007c)
 
#define AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET   0x0080
 
#define AM33XX_CM_PER_TIMER2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0080)
 
#define AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET   0x0084
 
#define AM33XX_CM_PER_TIMER3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0084)
 
#define AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET   0x0088
 
#define AM33XX_CM_PER_TIMER4_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0088)
 
#define AM33XX_CM_PER_MCASP2_CLKCTRL_OFFSET   0x008c
 
#define AM33XX_CM_PER_MCASP2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x008c)
 
#define AM33XX_CM_PER_RNG_CLKCTRL_OFFSET   0x0090
 
#define AM33XX_CM_PER_RNG_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0090)
 
#define AM33XX_CM_PER_AES0_CLKCTRL_OFFSET   0x0094
 
#define AM33XX_CM_PER_AES0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0094)
 
#define AM33XX_CM_PER_AES1_CLKCTRL_OFFSET   0x0098
 
#define AM33XX_CM_PER_AES1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0098)
 
#define AM33XX_CM_PER_DES_CLKCTRL_OFFSET   0x009c
 
#define AM33XX_CM_PER_DES_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x009c)
 
#define AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET   0x00a0
 
#define AM33XX_CM_PER_SHA0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00a0)
 
#define AM33XX_CM_PER_PKA_CLKCTRL_OFFSET   0x00a4
 
#define AM33XX_CM_PER_PKA_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00a4)
 
#define AM33XX_CM_PER_GPIO6_CLKCTRL_OFFSET   0x00a8
 
#define AM33XX_CM_PER_GPIO6_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00a8)
 
#define AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET   0x00ac
 
#define AM33XX_CM_PER_GPIO1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00ac)
 
#define AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET   0x00b0
 
#define AM33XX_CM_PER_GPIO2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00b0)
 
#define AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET   0x00b4
 
#define AM33XX_CM_PER_GPIO3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00b4)
 
#define AM33XX_CM_PER_GPIO4_CLKCTRL_OFFSET   0x00b8
 
#define AM33XX_CM_PER_GPIO4_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00b8)
 
#define AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET   0x00bc
 
#define AM33XX_CM_PER_TPCC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00bc)
 
#define AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET   0x00c0
 
#define AM33XX_CM_PER_DCAN0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00c0)
 
#define AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET   0x00c4
 
#define AM33XX_CM_PER_DCAN1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00c4)
 
#define AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET   0x00cc
 
#define AM33XX_CM_PER_EPWMSS1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00cc)
 
#define AM33XX_CM_PER_EMIF_FW_CLKCTRL_OFFSET   0x00d0
 
#define AM33XX_CM_PER_EMIF_FW_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00d0)
 
#define AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET   0x00d4
 
#define AM33XX_CM_PER_EPWMSS0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00d4)
 
#define AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET   0x00d8
 
#define AM33XX_CM_PER_EPWMSS2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00d8)
 
#define AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET   0x00dc
 
#define AM33XX_CM_PER_L3_INSTR_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00dc)
 
#define AM33XX_CM_PER_L3_CLKCTRL_OFFSET   0x00e0
 
#define AM33XX_CM_PER_L3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00e0)
 
#define AM33XX_CM_PER_IEEE5000_CLKCTRL_OFFSET   0x00e4
 
#define AM33XX_CM_PER_IEEE5000_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00e4)
 
#define AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET   0x00e8
 
#define AM33XX_CM_PER_PRUSS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00e8)
 
#define AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET   0x00ec
 
#define AM33XX_CM_PER_TIMER5_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00ec)
 
#define AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET   0x00f0
 
#define AM33XX_CM_PER_TIMER6_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00f0)
 
#define AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET   0x00f4
 
#define AM33XX_CM_PER_MMC1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00f4)
 
#define AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET   0x00f8
 
#define AM33XX_CM_PER_MMC2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00f8)
 
#define AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET   0x00fc
 
#define AM33XX_CM_PER_TPTC1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00fc)
 
#define AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET   0x0100
 
#define AM33XX_CM_PER_TPTC2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0100)
 
#define AM33XX_CM_PER_GPIO5_CLKCTRL_OFFSET   0x0104
 
#define AM33XX_CM_PER_GPIO5_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0104)
 
#define AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET   0x010c
 
#define AM33XX_CM_PER_SPINLOCK_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x010c)
 
#define AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET   0x0110
 
#define AM33XX_CM_PER_MAILBOX0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0110)
 
#define AM33XX_CM_PER_L4HS_CLKSTCTRL_OFFSET   0x011c
 
#define AM33XX_CM_PER_L4HS_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x011c)
 
#define AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET   0x0120
 
#define AM33XX_CM_PER_L4HS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0120)
 
#define AM33XX_CM_PER_MSTR_EXPS_CLKCTRL_OFFSET   0x0124
 
#define AM33XX_CM_PER_MSTR_EXPS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0124)
 
#define AM33XX_CM_PER_SLV_EXPS_CLKCTRL_OFFSET   0x0128
 
#define AM33XX_CM_PER_SLV_EXPS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0128)
 
#define AM33XX_CM_PER_OCPWP_L3_CLKSTCTRL_OFFSET   0x012c
 
#define AM33XX_CM_PER_OCPWP_L3_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x012c)
 
#define AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET   0x0130
 
#define AM33XX_CM_PER_OCPWP_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0130)
 
#define AM33XX_CM_PER_MAILBOX1_CLKCTRL_OFFSET   0x0134
 
#define AM33XX_CM_PER_MAILBOX1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0134)
 
#define AM33XX_CM_PER_PRUSS_CLKSTCTRL_OFFSET   0x0140
 
#define AM33XX_CM_PER_PRUSS_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0140)
 
#define AM33XX_CM_PER_CPSW_CLKSTCTRL_OFFSET   0x0144
 
#define AM33XX_CM_PER_CPSW_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0144)
 
#define AM33XX_CM_PER_LCDC_CLKSTCTRL_OFFSET   0x0148
 
#define AM33XX_CM_PER_LCDC_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0148)
 
#define AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET   0x014c
 
#define AM33XX_CM_PER_CLKDIV32K_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x014c)
 
#define AM33XX_CM_PER_CLK_24MHZ_CLKSTCTRL_OFFSET   0x0150
 
#define AM33XX_CM_PER_CLK_24MHZ_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0150)
 
#define AM33XX_CM_WKUP_CLKSTCTRL_OFFSET   0x0000
 
#define AM33XX_CM_WKUP_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0000)
 
#define AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET   0x0004
 
#define AM33XX_CM_WKUP_CONTROL_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0004)
 
#define AM33XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET   0x0008
 
#define AM33XX_CM_WKUP_GPIO0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0008)
 
#define AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET   0x000c
 
#define AM33XX_CM_WKUP_L4WKUP_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x000c)
 
#define AM33XX_CM_WKUP_TIMER0_CLKCTRL_OFFSET   0x0010
 
#define AM33XX_CM_WKUP_TIMER0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0010)
 
#define AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET   0x0014
 
#define AM33XX_CM_WKUP_DEBUGSS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0014)
 
#define AM33XX_CM_L3_AON_CLKSTCTRL_OFFSET   0x0018
 
#define AM33XX_CM_L3_AON_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0018)
 
#define AM33XX_CM_AUTOIDLE_DPLL_MPU_OFFSET   0x001c
 
#define AM33XX_CM_AUTOIDLE_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x001c)
 
#define AM33XX_CM_IDLEST_DPLL_MPU_OFFSET   0x0020
 
#define AM33XX_CM_IDLEST_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0020)
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_MPU_OFFSET   0x0024
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0024)
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_MPU_OFFSET   0x0028
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0028)
 
#define AM33XX_CM_CLKSEL_DPLL_MPU_OFFSET   0x002c
 
#define AM33XX_CM_CLKSEL_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x002c)
 
#define AM33XX_CM_AUTOIDLE_DPLL_DDR_OFFSET   0x0030
 
#define AM33XX_CM_AUTOIDLE_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0030)
 
#define AM33XX_CM_IDLEST_DPLL_DDR_OFFSET   0x0034
 
#define AM33XX_CM_IDLEST_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0034)
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DDR_OFFSET   0x0038
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0038)
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DDR_OFFSET   0x003c
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x003c)
 
#define AM33XX_CM_CLKSEL_DPLL_DDR_OFFSET   0x0040
 
#define AM33XX_CM_CLKSEL_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0040)
 
#define AM33XX_CM_AUTOIDLE_DPLL_DISP_OFFSET   0x0044
 
#define AM33XX_CM_AUTOIDLE_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0044)
 
#define AM33XX_CM_IDLEST_DPLL_DISP_OFFSET   0x0048
 
#define AM33XX_CM_IDLEST_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0048)
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DISP_OFFSET   0x004c
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x004c)
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DISP_OFFSET   0x0050
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0050)
 
#define AM33XX_CM_CLKSEL_DPLL_DISP_OFFSET   0x0054
 
#define AM33XX_CM_CLKSEL_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0054)
 
#define AM33XX_CM_AUTOIDLE_DPLL_CORE_OFFSET   0x0058
 
#define AM33XX_CM_AUTOIDLE_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0058)
 
#define AM33XX_CM_IDLEST_DPLL_CORE_OFFSET   0x005c
 
#define AM33XX_CM_IDLEST_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x005c)
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_CORE_OFFSET   0x0060
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0060)
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_CORE_OFFSET   0x0064
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0064)
 
#define AM33XX_CM_CLKSEL_DPLL_CORE_OFFSET   0x0068
 
#define AM33XX_CM_CLKSEL_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0068)
 
#define AM33XX_CM_AUTOIDLE_DPLL_PER_OFFSET   0x006c
 
#define AM33XX_CM_AUTOIDLE_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x006c)
 
#define AM33XX_CM_IDLEST_DPLL_PER_OFFSET   0x0070
 
#define AM33XX_CM_IDLEST_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0070)
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_PER_OFFSET   0x0074
 
#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0074)
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_PER_OFFSET   0x0078
 
#define AM33XX_CM_SSC_MODFREQDIV_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0078)
 
#define AM33XX_CM_CLKDCOLDO_DPLL_PER_OFFSET   0x007c
 
#define AM33XX_CM_CLKDCOLDO_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x007c)
 
#define AM33XX_CM_DIV_M4_DPLL_CORE_OFFSET   0x0080
 
#define AM33XX_CM_DIV_M4_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0080)
 
#define AM33XX_CM_DIV_M5_DPLL_CORE_OFFSET   0x0084
 
#define AM33XX_CM_DIV_M5_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0084)
 
#define AM33XX_CM_CLKMODE_DPLL_MPU_OFFSET   0x0088
 
#define AM33XX_CM_CLKMODE_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0088)
 
#define AM33XX_CM_CLKMODE_DPLL_PER_OFFSET   0x008c
 
#define AM33XX_CM_CLKMODE_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x008c)
 
#define AM33XX_CM_CLKMODE_DPLL_CORE_OFFSET   0x0090
 
#define AM33XX_CM_CLKMODE_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0090)
 
#define AM33XX_CM_CLKMODE_DPLL_DDR_OFFSET   0x0094
 
#define AM33XX_CM_CLKMODE_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0094)
 
#define AM33XX_CM_CLKMODE_DPLL_DISP_OFFSET   0x0098
 
#define AM33XX_CM_CLKMODE_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0098)
 
#define AM33XX_CM_CLKSEL_DPLL_PERIPH_OFFSET   0x009c
 
#define AM33XX_CM_CLKSEL_DPLL_PERIPH   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x009c)
 
#define AM33XX_CM_DIV_M2_DPLL_DDR_OFFSET   0x00a0
 
#define AM33XX_CM_DIV_M2_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00a0)
 
#define AM33XX_CM_DIV_M2_DPLL_DISP_OFFSET   0x00a4
 
#define AM33XX_CM_DIV_M2_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00a4)
 
#define AM33XX_CM_DIV_M2_DPLL_MPU_OFFSET   0x00a8
 
#define AM33XX_CM_DIV_M2_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00a8)
 
#define AM33XX_CM_DIV_M2_DPLL_PER_OFFSET   0x00ac
 
#define AM33XX_CM_DIV_M2_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00ac)
 
#define AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET   0x00b0
 
#define AM33XX_CM_WKUP_WKUP_M3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00b0)
 
#define AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET   0x00b4
 
#define AM33XX_CM_WKUP_UART0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00b4)
 
#define AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET   0x00b8
 
#define AM33XX_CM_WKUP_I2C0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00b8)
 
#define AM33XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET   0x00bc
 
#define AM33XX_CM_WKUP_ADC_TSC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00bc)
 
#define AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET   0x00c0
 
#define AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00c0)
 
#define AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET   0x00c4
 
#define AM33XX_CM_WKUP_TIMER1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00c4)
 
#define AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET   0x00c8
 
#define AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00c8)
 
#define AM33XX_CM_L4_WKUP_AON_CLKSTCTRL_OFFSET   0x00cc
 
#define AM33XX_CM_L4_WKUP_AON_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00cc)
 
#define AM33XX_CM_WKUP_WDT0_CLKCTRL_OFFSET   0x00d0
 
#define AM33XX_CM_WKUP_WDT0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00d0)
 
#define AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET   0x00d4
 
#define AM33XX_CM_WKUP_WDT1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00d4)
 
#define AM33XX_CM_DIV_M6_DPLL_CORE_OFFSET   0x00d8
 
#define AM33XX_CM_DIV_M6_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00d8)
 
#define AM33XX_CLKSEL_TIMER7_CLK_OFFSET   0x0004
 
#define AM33XX_CLKSEL_TIMER7_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0004)
 
#define AM33XX_CLKSEL_TIMER2_CLK_OFFSET   0x0008
 
#define AM33XX_CLKSEL_TIMER2_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0008)
 
#define AM33XX_CLKSEL_TIMER3_CLK_OFFSET   0x000c
 
#define AM33XX_CLKSEL_TIMER3_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x000c)
 
#define AM33XX_CLKSEL_TIMER4_CLK_OFFSET   0x0010
 
#define AM33XX_CLKSEL_TIMER4_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0010)
 
#define AM33XX_CM_MAC_CLKSEL_OFFSET   0x0014
 
#define AM33XX_CM_MAC_CLKSEL   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0014)
 
#define AM33XX_CLKSEL_TIMER5_CLK_OFFSET   0x0018
 
#define AM33XX_CLKSEL_TIMER5_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0018)
 
#define AM33XX_CLKSEL_TIMER6_CLK_OFFSET   0x001c
 
#define AM33XX_CLKSEL_TIMER6_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x001c)
 
#define AM33XX_CM_CPTS_RFT_CLKSEL_OFFSET   0x0020
 
#define AM33XX_CM_CPTS_RFT_CLKSEL   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0020)
 
#define AM33XX_CLKSEL_TIMER1MS_CLK_OFFSET   0x0028
 
#define AM33XX_CLKSEL_TIMER1MS_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0028)
 
#define AM33XX_CLKSEL_GFX_FCLK_OFFSET   0x002c
 
#define AM33XX_CLKSEL_GFX_FCLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x002c)
 
#define AM33XX_CLKSEL_PRUSS_OCP_CLK_OFFSET   0x0030
 
#define AM33XX_CLKSEL_PRUSS_OCP_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0030)
 
#define AM33XX_CLKSEL_LCDC_PIXEL_CLK_OFFSET   0x0034
 
#define AM33XX_CLKSEL_LCDC_PIXEL_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0034)
 
#define AM33XX_CLKSEL_WDT1_CLK_OFFSET   0x0038
 
#define AM33XX_CLKSEL_WDT1_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0038)
 
#define AM33XX_CLKSEL_GPIO0_DBCLK_OFFSET   0x003c
 
#define AM33XX_CLKSEL_GPIO0_DBCLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x003c)
 
#define AM33XX_CM_MPU_CLKSTCTRL_OFFSET   0x0000
 
#define AM33XX_CM_MPU_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_MPU_MOD, 0x0000)
 
#define AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET   0x0004
 
#define AM33XX_CM_MPU_MPU_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_MPU_MOD, 0x0004)
 
#define AM33XX_CM_CLKOUT_CTRL_OFFSET   0x0000
 
#define AM33XX_CM_CLKOUT_CTRL   AM33XX_CM_REGADDR(AM33XX_CM_DEVICE_MOD, 0x0000)
 
#define AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET   0x0000
 
#define AM33XX_CM_RTC_RTC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_RTC_MOD, 0x0000)
 
#define AM33XX_CM_RTC_CLKSTCTRL_OFFSET   0x0004
 
#define AM33XX_CM_RTC_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_RTC_MOD, 0x0004)
 
#define AM33XX_CM_GFX_L3_CLKSTCTRL_OFFSET   0x0000
 
#define AM33XX_CM_GFX_L3_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0000)
 
#define AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET   0x0004
 
#define AM33XX_CM_GFX_GFX_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0004)
 
#define AM33XX_CM_GFX_BITBLT_CLKCTRL_OFFSET   0x0008
 
#define AM33XX_CM_GFX_BITBLT_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0008)
 
#define AM33XX_CM_GFX_L4LS_GFX_CLKSTCTRL__1_OFFSET   0x000c
 
#define AM33XX_CM_GFX_L4LS_GFX_CLKSTCTRL__1   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x000c)
 
#define AM33XX_CM_GFX_MMUCFG_CLKCTRL_OFFSET   0x0010
 
#define AM33XX_CM_GFX_MMUCFG_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0010)
 
#define AM33XX_CM_GFX_MMUDATA_CLKCTRL_OFFSET   0x0014
 
#define AM33XX_CM_GFX_MMUDATA_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0014)
 
#define AM33XX_CM_CEFUSE_CLKSTCTRL_OFFSET   0x0000
 
#define AM33XX_CM_CEFUSE_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_CEFUSE_MOD, 0x0000)
 
#define AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET   0x0020
 
#define AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_CEFUSE_MOD, 0x0020)
 

Functions

bool am33xx_cm_is_clkdm_in_hwsup (s16 inst, u16 cdoffs)
 
void am33xx_cm_clkdm_enable_hwsup (s16 inst, u16 cdoffs)
 
void am33xx_cm_clkdm_disable_hwsup (s16 inst, u16 cdoffs)
 
void am33xx_cm_clkdm_force_sleep (s16 inst, u16 cdoffs)
 
void am33xx_cm_clkdm_force_wakeup (s16 inst, u16 cdoffs)
 

Macro Definition Documentation

#define AM33XX_CLKSEL_GFX_FCLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x002c)

Definition at line 337 of file cm33xx.h.

#define AM33XX_CLKSEL_GFX_FCLK_OFFSET   0x002c

Definition at line 336 of file cm33xx.h.

#define AM33XX_CLKSEL_GPIO0_DBCLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x003c)

Definition at line 345 of file cm33xx.h.

#define AM33XX_CLKSEL_GPIO0_DBCLK_OFFSET   0x003c

Definition at line 344 of file cm33xx.h.

#define AM33XX_CLKSEL_LCDC_PIXEL_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0034)

Definition at line 341 of file cm33xx.h.

#define AM33XX_CLKSEL_LCDC_PIXEL_CLK_OFFSET   0x0034

Definition at line 340 of file cm33xx.h.

#define AM33XX_CLKSEL_PRUSS_OCP_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0030)

Definition at line 339 of file cm33xx.h.

#define AM33XX_CLKSEL_PRUSS_OCP_CLK_OFFSET   0x0030

Definition at line 338 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER1MS_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0028)

Definition at line 335 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER1MS_CLK_OFFSET   0x0028

Definition at line 334 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER2_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0008)

Definition at line 321 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER2_CLK_OFFSET   0x0008

Definition at line 320 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER3_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x000c)

Definition at line 323 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER3_CLK_OFFSET   0x000c

Definition at line 322 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER4_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0010)

Definition at line 325 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER4_CLK_OFFSET   0x0010

Definition at line 324 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER5_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0018)

Definition at line 329 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER5_CLK_OFFSET   0x0018

Definition at line 328 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER6_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x001c)

Definition at line 331 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER6_CLK_OFFSET   0x001c

Definition at line 330 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER7_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0004)

Definition at line 319 of file cm33xx.h.

#define AM33XX_CLKSEL_TIMER7_CLK_OFFSET   0x0004

Definition at line 318 of file cm33xx.h.

#define AM33XX_CLKSEL_WDT1_CLK   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0038)

Definition at line 343 of file cm33xx.h.

#define AM33XX_CLKSEL_WDT1_CLK_OFFSET   0x0038

Definition at line 342 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0058)

Definition at line 251 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_CORE_OFFSET   0x0058

Definition at line 250 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0030)

Definition at line 231 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_DDR_OFFSET   0x0030

Definition at line 230 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0044)

Definition at line 241 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_DISP_OFFSET   0x0044

Definition at line 240 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x001c)

Definition at line 221 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_MPU_OFFSET   0x001c

Definition at line 220 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x006c)

Definition at line 261 of file cm33xx.h.

#define AM33XX_CM_AUTOIDLE_DPLL_PER_OFFSET   0x006c

Definition at line 260 of file cm33xx.h.

#define AM33XX_CM_BASE   0x44e00000

Definition at line 32 of file cm33xx.h.

#define AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_CEFUSE_MOD, 0x0020)

Definition at line 381 of file cm33xx.h.

#define AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET   0x0020

Definition at line 380 of file cm33xx.h.

#define AM33XX_CM_CEFUSE_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_CEFUSE_MOD, 0x0000)

Definition at line 379 of file cm33xx.h.

#define AM33XX_CM_CEFUSE_CLKSTCTRL_OFFSET   0x0000

Definition at line 378 of file cm33xx.h.

#define AM33XX_CM_CEFUSE_MOD   0x0A00

Definition at line 45 of file cm33xx.h.

#define AM33XX_CM_CLKDCOLDO_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x007c)

Definition at line 269 of file cm33xx.h.

#define AM33XX_CM_CLKDCOLDO_DPLL_PER_OFFSET   0x007c

Definition at line 268 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0090)

Definition at line 279 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_CORE_OFFSET   0x0090

Definition at line 278 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0094)

Definition at line 281 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_DDR_OFFSET   0x0094

Definition at line 280 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0098)

Definition at line 283 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_DISP_OFFSET   0x0098

Definition at line 282 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0088)

Definition at line 275 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_MPU_OFFSET   0x0088

Definition at line 274 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x008c)

Definition at line 277 of file cm33xx.h.

#define AM33XX_CM_CLKMODE_DPLL_PER_OFFSET   0x008c

Definition at line 276 of file cm33xx.h.

#define AM33XX_CM_CLKOUT_CTRL   AM33XX_CM_REGADDR(AM33XX_CM_DEVICE_MOD, 0x0000)

Definition at line 355 of file cm33xx.h.

#define AM33XX_CM_CLKOUT_CTRL_OFFSET   0x0000

Definition at line 354 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0068)

Definition at line 259 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_CORE_OFFSET   0x0068

Definition at line 258 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0040)

Definition at line 239 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_DDR_OFFSET   0x0040

Definition at line 238 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0054)

Definition at line 249 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_DISP_OFFSET   0x0054

Definition at line 248 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x002c)

Definition at line 229 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_MPU_OFFSET   0x002c

Definition at line 228 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_PERIPH   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x009c)

Definition at line 285 of file cm33xx.h.

#define AM33XX_CM_CLKSEL_DPLL_PERIPH_OFFSET   0x009c

Definition at line 284 of file cm33xx.h.

#define AM33XX_CM_CPTS_RFT_CLKSEL   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0020)

Definition at line 333 of file cm33xx.h.

#define AM33XX_CM_CPTS_RFT_CLKSEL_OFFSET   0x0020

Definition at line 332 of file cm33xx.h.

#define AM33XX_CM_DEVICE_MOD   0x0700

Definition at line 42 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00a0)

Definition at line 287 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_DDR_OFFSET   0x00a0

Definition at line 286 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00a4)

Definition at line 289 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_DISP_OFFSET   0x00a4

Definition at line 288 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00a8)

Definition at line 291 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_MPU_OFFSET   0x00a8

Definition at line 290 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00ac)

Definition at line 293 of file cm33xx.h.

#define AM33XX_CM_DIV_M2_DPLL_PER_OFFSET   0x00ac

Definition at line 292 of file cm33xx.h.

#define AM33XX_CM_DIV_M4_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0080)

Definition at line 271 of file cm33xx.h.

#define AM33XX_CM_DIV_M4_DPLL_CORE_OFFSET   0x0080

Definition at line 270 of file cm33xx.h.

#define AM33XX_CM_DIV_M5_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0084)

Definition at line 273 of file cm33xx.h.

#define AM33XX_CM_DIV_M5_DPLL_CORE_OFFSET   0x0084

Definition at line 272 of file cm33xx.h.

#define AM33XX_CM_DIV_M6_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00d8)

Definition at line 315 of file cm33xx.h.

#define AM33XX_CM_DIV_M6_DPLL_CORE_OFFSET   0x00d8

Definition at line 314 of file cm33xx.h.

#define AM33XX_CM_DPLL_MOD   0x0500

Definition at line 40 of file cm33xx.h.

#define AM33XX_CM_GFX_BITBLT_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0008)

Definition at line 369 of file cm33xx.h.

#define AM33XX_CM_GFX_BITBLT_CLKCTRL_OFFSET   0x0008

Definition at line 368 of file cm33xx.h.

#define AM33XX_CM_GFX_GFX_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0004)

Definition at line 367 of file cm33xx.h.

#define AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET   0x0004

Definition at line 366 of file cm33xx.h.

#define AM33XX_CM_GFX_L3_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0000)

Definition at line 365 of file cm33xx.h.

#define AM33XX_CM_GFX_L3_CLKSTCTRL_OFFSET   0x0000

Definition at line 364 of file cm33xx.h.

#define AM33XX_CM_GFX_L4LS_GFX_CLKSTCTRL__1   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x000c)

Definition at line 371 of file cm33xx.h.

#define AM33XX_CM_GFX_L4LS_GFX_CLKSTCTRL__1_OFFSET   0x000c

Definition at line 370 of file cm33xx.h.

#define AM33XX_CM_GFX_MMUCFG_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0010)

Definition at line 373 of file cm33xx.h.

#define AM33XX_CM_GFX_MMUCFG_CLKCTRL_OFFSET   0x0010

Definition at line 372 of file cm33xx.h.

#define AM33XX_CM_GFX_MMUDATA_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_GFX_MOD, 0x0014)

Definition at line 375 of file cm33xx.h.

#define AM33XX_CM_GFX_MMUDATA_CLKCTRL_OFFSET   0x0014

Definition at line 374 of file cm33xx.h.

#define AM33XX_CM_GFX_MOD   0x0900

Definition at line 44 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x005c)

Definition at line 253 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_CORE_OFFSET   0x005c

Definition at line 252 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0034)

Definition at line 233 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_DDR_OFFSET   0x0034

Definition at line 232 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0048)

Definition at line 243 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_DISP_OFFSET   0x0048

Definition at line 242 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0020)

Definition at line 223 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_MPU_OFFSET   0x0020

Definition at line 222 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0070)

Definition at line 263 of file cm33xx.h.

#define AM33XX_CM_IDLEST_DPLL_PER_OFFSET   0x0070

Definition at line 262 of file cm33xx.h.

#define AM33XX_CM_L3_AON_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0018)

Definition at line 219 of file cm33xx.h.

#define AM33XX_CM_L3_AON_CLKSTCTRL_OFFSET   0x0018

Definition at line 218 of file cm33xx.h.

#define AM33XX_CM_L4_WKUP_AON_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00cc)

Definition at line 309 of file cm33xx.h.

#define AM33XX_CM_L4_WKUP_AON_CLKSTCTRL_OFFSET   0x00cc

Definition at line 308 of file cm33xx.h.

#define AM33XX_CM_MAC_CLKSEL   AM33XX_CM_REGADDR(AM33XX_CM_DPLL_MOD, 0x0014)

Definition at line 327 of file cm33xx.h.

#define AM33XX_CM_MAC_CLKSEL_OFFSET   0x0014

Definition at line 326 of file cm33xx.h.

#define AM33XX_CM_MPU_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_MPU_MOD, 0x0000)

Definition at line 349 of file cm33xx.h.

#define AM33XX_CM_MPU_CLKSTCTRL_OFFSET   0x0000

Definition at line 348 of file cm33xx.h.

#define AM33XX_CM_MPU_MOD   0x0600

Definition at line 41 of file cm33xx.h.

#define AM33XX_CM_MPU_MPU_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_MPU_MOD, 0x0004)

Definition at line 351 of file cm33xx.h.

#define AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET   0x0004

Definition at line 350 of file cm33xx.h.

#define AM33XX_CM_PER_AES0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0094)

Definition at line 121 of file cm33xx.h.

#define AM33XX_CM_PER_AES0_CLKCTRL_OFFSET   0x0094

Definition at line 120 of file cm33xx.h.

#define AM33XX_CM_PER_AES1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0098)

Definition at line 123 of file cm33xx.h.

#define AM33XX_CM_PER_AES1_CLKCTRL_OFFSET   0x0098

Definition at line 122 of file cm33xx.h.

#define AM33XX_CM_PER_CLK_24MHZ_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0150)

Definition at line 203 of file cm33xx.h.

#define AM33XX_CM_PER_CLK_24MHZ_CLKSTCTRL_OFFSET   0x0150

Definition at line 202 of file cm33xx.h.

#define AM33XX_CM_PER_CLKDIV32K_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x014c)

Definition at line 201 of file cm33xx.h.

#define AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET   0x014c

Definition at line 200 of file cm33xx.h.

#define AM33XX_CM_PER_CPGMAC0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0014)

Definition at line 59 of file cm33xx.h.

#define AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET   0x0014

Definition at line 58 of file cm33xx.h.

#define AM33XX_CM_PER_CPSW_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0144)

Definition at line 197 of file cm33xx.h.

#define AM33XX_CM_PER_CPSW_CLKSTCTRL_OFFSET   0x0144

Definition at line 196 of file cm33xx.h.

#define AM33XX_CM_PER_DCAN0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00c0)

Definition at line 143 of file cm33xx.h.

#define AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET   0x00c0

Definition at line 142 of file cm33xx.h.

#define AM33XX_CM_PER_DCAN1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00c4)

Definition at line 145 of file cm33xx.h.

#define AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET   0x00c4

Definition at line 144 of file cm33xx.h.

#define AM33XX_CM_PER_DES_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x009c)

Definition at line 125 of file cm33xx.h.

#define AM33XX_CM_PER_DES_CLKCTRL_OFFSET   0x009c

Definition at line 124 of file cm33xx.h.

#define AM33XX_CM_PER_ELM_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0040)

Definition at line 81 of file cm33xx.h.

#define AM33XX_CM_PER_ELM_CLKCTRL_OFFSET   0x0040

Definition at line 80 of file cm33xx.h.

#define AM33XX_CM_PER_EMIF_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0028)

Definition at line 69 of file cm33xx.h.

#define AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET   0x0028

Definition at line 68 of file cm33xx.h.

#define AM33XX_CM_PER_EMIF_FW_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00d0)

Definition at line 149 of file cm33xx.h.

#define AM33XX_CM_PER_EMIF_FW_CLKCTRL_OFFSET   0x00d0

Definition at line 148 of file cm33xx.h.

#define AM33XX_CM_PER_EPWMSS0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00d4)

Definition at line 151 of file cm33xx.h.

#define AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET   0x00d4

Definition at line 150 of file cm33xx.h.

#define AM33XX_CM_PER_EPWMSS1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00cc)

Definition at line 147 of file cm33xx.h.

#define AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET   0x00cc

Definition at line 146 of file cm33xx.h.

#define AM33XX_CM_PER_EPWMSS2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00d8)

Definition at line 153 of file cm33xx.h.

#define AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET   0x00d8

Definition at line 152 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00ac)

Definition at line 133 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET   0x00ac

Definition at line 132 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00b0)

Definition at line 135 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET   0x00b0

Definition at line 134 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00b4)

Definition at line 137 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET   0x00b4

Definition at line 136 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO4_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00b8)

Definition at line 139 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO4_CLKCTRL_OFFSET   0x00b8

Definition at line 138 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO5_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0104)

Definition at line 175 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO5_CLKCTRL_OFFSET   0x0104

Definition at line 174 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO6_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00a8)

Definition at line 131 of file cm33xx.h.

#define AM33XX_CM_PER_GPIO6_CLKCTRL_OFFSET   0x00a8

Definition at line 130 of file cm33xx.h.

#define AM33XX_CM_PER_GPMC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0030)

Definition at line 73 of file cm33xx.h.

#define AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET   0x0030

Definition at line 72 of file cm33xx.h.

#define AM33XX_CM_PER_I2C1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0048)

Definition at line 85 of file cm33xx.h.

#define AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET   0x0048

Definition at line 84 of file cm33xx.h.

#define AM33XX_CM_PER_I2C2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0044)

Definition at line 83 of file cm33xx.h.

#define AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET   0x0044

Definition at line 82 of file cm33xx.h.

#define AM33XX_CM_PER_IEEE5000_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00e4)

Definition at line 159 of file cm33xx.h.

#define AM33XX_CM_PER_IEEE5000_CLKCTRL_OFFSET   0x00e4

Definition at line 158 of file cm33xx.h.

#define AM33XX_CM_PER_L3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00e0)

Definition at line 157 of file cm33xx.h.

#define AM33XX_CM_PER_L3_CLKCTRL_OFFSET   0x00e0

Definition at line 156 of file cm33xx.h.

#define AM33XX_CM_PER_L3_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x000c)

Definition at line 57 of file cm33xx.h.

#define AM33XX_CM_PER_L3_CLKSTCTRL_OFFSET   0x000c

Definition at line 56 of file cm33xx.h.

#define AM33XX_CM_PER_L3_INSTR_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00dc)

Definition at line 155 of file cm33xx.h.

#define AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET   0x00dc

Definition at line 154 of file cm33xx.h.

#define AM33XX_CM_PER_L3S_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0004)

Definition at line 53 of file cm33xx.h.

#define AM33XX_CM_PER_L3S_CLKSTCTRL_OFFSET   0x0004

Definition at line 52 of file cm33xx.h.

#define AM33XX_CM_PER_L4FW_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0064)

Definition at line 97 of file cm33xx.h.

#define AM33XX_CM_PER_L4FW_CLKCTRL_OFFSET   0x0064

Definition at line 96 of file cm33xx.h.

#define AM33XX_CM_PER_L4FW_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0008)

Definition at line 55 of file cm33xx.h.

#define AM33XX_CM_PER_L4FW_CLKSTCTRL_OFFSET   0x0008

Definition at line 54 of file cm33xx.h.

#define AM33XX_CM_PER_L4HS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0120)

Definition at line 183 of file cm33xx.h.

#define AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET   0x0120

Definition at line 182 of file cm33xx.h.

#define AM33XX_CM_PER_L4HS_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x011c)

Definition at line 181 of file cm33xx.h.

#define AM33XX_CM_PER_L4HS_CLKSTCTRL_OFFSET   0x011c

Definition at line 180 of file cm33xx.h.

#define AM33XX_CM_PER_L4LS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0060)

Definition at line 95 of file cm33xx.h.

#define AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET   0x0060

Definition at line 94 of file cm33xx.h.

#define AM33XX_CM_PER_L4LS_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0000)

Definition at line 51 of file cm33xx.h.

#define AM33XX_CM_PER_L4LS_CLKSTCTRL_OFFSET   0x0000

Definition at line 50 of file cm33xx.h.

#define AM33XX_CM_PER_LCDC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0018)

Definition at line 61 of file cm33xx.h.

#define AM33XX_CM_PER_LCDC_CLKCTRL_OFFSET   0x0018

Definition at line 60 of file cm33xx.h.

#define AM33XX_CM_PER_LCDC_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0148)

Definition at line 199 of file cm33xx.h.

#define AM33XX_CM_PER_LCDC_CLKSTCTRL_OFFSET   0x0148

Definition at line 198 of file cm33xx.h.

#define AM33XX_CM_PER_MAILBOX0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0110)

Definition at line 179 of file cm33xx.h.

#define AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET   0x0110

Definition at line 178 of file cm33xx.h.

#define AM33XX_CM_PER_MAILBOX1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0134)

Definition at line 193 of file cm33xx.h.

#define AM33XX_CM_PER_MAILBOX1_CLKCTRL_OFFSET   0x0134

Definition at line 192 of file cm33xx.h.

#define AM33XX_CM_PER_MCASP0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0034)

Definition at line 75 of file cm33xx.h.

#define AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET   0x0034

Definition at line 74 of file cm33xx.h.

#define AM33XX_CM_PER_MCASP1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0068)

Definition at line 99 of file cm33xx.h.

#define AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET   0x0068

Definition at line 98 of file cm33xx.h.

#define AM33XX_CM_PER_MCASP2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x008c)

Definition at line 117 of file cm33xx.h.

#define AM33XX_CM_PER_MCASP2_CLKCTRL_OFFSET   0x008c

Definition at line 116 of file cm33xx.h.

#define AM33XX_CM_PER_MLB_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0020)

Definition at line 65 of file cm33xx.h.

#define AM33XX_CM_PER_MLB_CLKCTRL_OFFSET   0x0020

Definition at line 64 of file cm33xx.h.

#define AM33XX_CM_PER_MMC0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x003c)

Definition at line 79 of file cm33xx.h.

#define AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET   0x003c

Definition at line 78 of file cm33xx.h.

#define AM33XX_CM_PER_MMC1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00f4)

Definition at line 167 of file cm33xx.h.

#define AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET   0x00f4

Definition at line 166 of file cm33xx.h.

#define AM33XX_CM_PER_MMC2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00f8)

Definition at line 169 of file cm33xx.h.

#define AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET   0x00f8

Definition at line 168 of file cm33xx.h.

#define AM33XX_CM_PER_MOD   0x0000

Definition at line 38 of file cm33xx.h.

#define AM33XX_CM_PER_MSTR_EXPS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0124)

Definition at line 185 of file cm33xx.h.

#define AM33XX_CM_PER_MSTR_EXPS_CLKCTRL_OFFSET   0x0124

Definition at line 184 of file cm33xx.h.

#define AM33XX_CM_PER_OCMCRAM_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x002c)

Definition at line 71 of file cm33xx.h.

#define AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET   0x002c

Definition at line 70 of file cm33xx.h.

#define AM33XX_CM_PER_OCPWP_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0130)

Definition at line 191 of file cm33xx.h.

#define AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET   0x0130

Definition at line 190 of file cm33xx.h.

#define AM33XX_CM_PER_OCPWP_L3_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x012c)

Definition at line 189 of file cm33xx.h.

#define AM33XX_CM_PER_OCPWP_L3_CLKSTCTRL_OFFSET   0x012c

Definition at line 188 of file cm33xx.h.

#define AM33XX_CM_PER_PKA_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00a4)

Definition at line 129 of file cm33xx.h.

#define AM33XX_CM_PER_PKA_CLKCTRL_OFFSET   0x00a4

Definition at line 128 of file cm33xx.h.

#define AM33XX_CM_PER_PRUSS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00e8)

Definition at line 161 of file cm33xx.h.

#define AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET   0x00e8

Definition at line 160 of file cm33xx.h.

#define AM33XX_CM_PER_PRUSS_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0140)

Definition at line 195 of file cm33xx.h.

#define AM33XX_CM_PER_PRUSS_CLKSTCTRL_OFFSET   0x0140

Definition at line 194 of file cm33xx.h.

#define AM33XX_CM_PER_RNG_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0090)

Definition at line 119 of file cm33xx.h.

#define AM33XX_CM_PER_RNG_CLKCTRL_OFFSET   0x0090

Definition at line 118 of file cm33xx.h.

#define AM33XX_CM_PER_SHA0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00a0)

Definition at line 127 of file cm33xx.h.

#define AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET   0x00a0

Definition at line 126 of file cm33xx.h.

#define AM33XX_CM_PER_SLV_EXPS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0128)

Definition at line 187 of file cm33xx.h.

#define AM33XX_CM_PER_SLV_EXPS_CLKCTRL_OFFSET   0x0128

Definition at line 186 of file cm33xx.h.

#define AM33XX_CM_PER_SPI0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x004c)

Definition at line 87 of file cm33xx.h.

#define AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET   0x004c

Definition at line 86 of file cm33xx.h.

#define AM33XX_CM_PER_SPI1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0050)

Definition at line 89 of file cm33xx.h.

#define AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET   0x0050

Definition at line 88 of file cm33xx.h.

#define AM33XX_CM_PER_SPI2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0054)

Definition at line 91 of file cm33xx.h.

#define AM33XX_CM_PER_SPI2_CLKCTRL_OFFSET   0x0054

Definition at line 90 of file cm33xx.h.

#define AM33XX_CM_PER_SPI3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0058)

Definition at line 93 of file cm33xx.h.

#define AM33XX_CM_PER_SPI3_CLKCTRL_OFFSET   0x0058

Definition at line 92 of file cm33xx.h.

#define AM33XX_CM_PER_SPINLOCK_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x010c)

Definition at line 177 of file cm33xx.h.

#define AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET   0x010c

Definition at line 176 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0080)

Definition at line 111 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET   0x0080

Definition at line 110 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0084)

Definition at line 113 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET   0x0084

Definition at line 112 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER4_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0088)

Definition at line 115 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET   0x0088

Definition at line 114 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER5_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00ec)

Definition at line 163 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET   0x00ec

Definition at line 162 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER6_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00f0)

Definition at line 165 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET   0x00f0

Definition at line 164 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER7_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x007c)

Definition at line 109 of file cm33xx.h.

#define AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET   0x007c

Definition at line 108 of file cm33xx.h.

#define AM33XX_CM_PER_TPCC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00bc)

Definition at line 141 of file cm33xx.h.

#define AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET   0x00bc

Definition at line 140 of file cm33xx.h.

#define AM33XX_CM_PER_TPTC0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0024)

Definition at line 67 of file cm33xx.h.

#define AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET   0x0024

Definition at line 66 of file cm33xx.h.

#define AM33XX_CM_PER_TPTC1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x00fc)

Definition at line 171 of file cm33xx.h.

#define AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET   0x00fc

Definition at line 170 of file cm33xx.h.

#define AM33XX_CM_PER_TPTC2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0100)

Definition at line 173 of file cm33xx.h.

#define AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET   0x0100

Definition at line 172 of file cm33xx.h.

#define AM33XX_CM_PER_UART1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x006c)

Definition at line 101 of file cm33xx.h.

#define AM33XX_CM_PER_UART1_CLKCTRL_OFFSET   0x006c

Definition at line 100 of file cm33xx.h.

#define AM33XX_CM_PER_UART2_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0070)

Definition at line 103 of file cm33xx.h.

#define AM33XX_CM_PER_UART2_CLKCTRL_OFFSET   0x0070

Definition at line 102 of file cm33xx.h.

#define AM33XX_CM_PER_UART3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0074)

Definition at line 105 of file cm33xx.h.

#define AM33XX_CM_PER_UART3_CLKCTRL_OFFSET   0x0074

Definition at line 104 of file cm33xx.h.

#define AM33XX_CM_PER_UART4_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0078)

Definition at line 107 of file cm33xx.h.

#define AM33XX_CM_PER_UART4_CLKCTRL_OFFSET   0x0078

Definition at line 106 of file cm33xx.h.

#define AM33XX_CM_PER_UART5_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x0038)

Definition at line 77 of file cm33xx.h.

#define AM33XX_CM_PER_UART5_CLKCTRL_OFFSET   0x0038

Definition at line 76 of file cm33xx.h.

#define AM33XX_CM_PER_USB0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_PER_MOD, 0x001c)

Definition at line 63 of file cm33xx.h.

#define AM33XX_CM_PER_USB0_CLKCTRL_OFFSET   0x001c

Definition at line 62 of file cm33xx.h.

#define AM33XX_CM_REGADDR (   inst,
  reg 
)    AM33XX_L4_WK_IO_ADDRESS(AM33XX_CM_BASE + (inst) + (reg))

Definition at line 34 of file cm33xx.h.

#define AM33XX_CM_RTC_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_RTC_MOD, 0x0004)

Definition at line 361 of file cm33xx.h.

#define AM33XX_CM_RTC_CLKSTCTRL_OFFSET   0x0004

Definition at line 360 of file cm33xx.h.

#define AM33XX_CM_RTC_MOD   0x0800

Definition at line 43 of file cm33xx.h.

#define AM33XX_CM_RTC_RTC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_RTC_MOD, 0x0000)

Definition at line 359 of file cm33xx.h.

#define AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET   0x0000

Definition at line 358 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0060)

Definition at line 255 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_CORE_OFFSET   0x0060

Definition at line 254 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0038)

Definition at line 235 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DDR_OFFSET   0x0038

Definition at line 234 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x004c)

Definition at line 245 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_DISP_OFFSET   0x004c

Definition at line 244 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0024)

Definition at line 225 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_MPU_OFFSET   0x0024

Definition at line 224 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0074)

Definition at line 265 of file cm33xx.h.

#define AM33XX_CM_SSC_DELTAMSTEP_DPLL_PER_OFFSET   0x0074

Definition at line 264 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_CORE   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0064)

Definition at line 257 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_CORE_OFFSET   0x0064

Definition at line 256 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DDR   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x003c)

Definition at line 237 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DDR_OFFSET   0x003c

Definition at line 236 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DISP   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0050)

Definition at line 247 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_DISP_OFFSET   0x0050

Definition at line 246 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_MPU   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0028)

Definition at line 227 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_MPU_OFFSET   0x0028

Definition at line 226 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_PER   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0078)

Definition at line 267 of file cm33xx.h.

#define AM33XX_CM_SSC_MODFREQDIV_DPLL_PER_OFFSET   0x0078

Definition at line 266 of file cm33xx.h.

#define AM33XX_CM_WKUP_ADC_TSC_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00bc)

Definition at line 301 of file cm33xx.h.

#define AM33XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET   0x00bc

Definition at line 300 of file cm33xx.h.

#define AM33XX_CM_WKUP_CLKSTCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0000)

Definition at line 207 of file cm33xx.h.

#define AM33XX_CM_WKUP_CLKSTCTRL_OFFSET   0x0000

Definition at line 206 of file cm33xx.h.

#define AM33XX_CM_WKUP_CONTROL_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0004)

Definition at line 209 of file cm33xx.h.

#define AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET   0x0004

Definition at line 208 of file cm33xx.h.

#define AM33XX_CM_WKUP_DEBUGSS_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0014)

Definition at line 217 of file cm33xx.h.

#define AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET   0x0014

Definition at line 216 of file cm33xx.h.

#define AM33XX_CM_WKUP_GPIO0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0008)

Definition at line 211 of file cm33xx.h.

#define AM33XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET   0x0008

Definition at line 210 of file cm33xx.h.

#define AM33XX_CM_WKUP_I2C0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00b8)

Definition at line 299 of file cm33xx.h.

#define AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET   0x00b8

Definition at line 298 of file cm33xx.h.

#define AM33XX_CM_WKUP_L4WKUP_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x000c)

Definition at line 213 of file cm33xx.h.

#define AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET   0x000c

Definition at line 212 of file cm33xx.h.

#define AM33XX_CM_WKUP_MOD   0x0400

Definition at line 39 of file cm33xx.h.

#define AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00c0)

Definition at line 303 of file cm33xx.h.

#define AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET   0x00c0

Definition at line 302 of file cm33xx.h.

#define AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00c8)

Definition at line 307 of file cm33xx.h.

#define AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET   0x00c8

Definition at line 306 of file cm33xx.h.

#define AM33XX_CM_WKUP_TIMER0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x0010)

Definition at line 215 of file cm33xx.h.

#define AM33XX_CM_WKUP_TIMER0_CLKCTRL_OFFSET   0x0010

Definition at line 214 of file cm33xx.h.

#define AM33XX_CM_WKUP_TIMER1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00c4)

Definition at line 305 of file cm33xx.h.

#define AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET   0x00c4

Definition at line 304 of file cm33xx.h.

#define AM33XX_CM_WKUP_UART0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00b4)

Definition at line 297 of file cm33xx.h.

#define AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET   0x00b4

Definition at line 296 of file cm33xx.h.

#define AM33XX_CM_WKUP_WDT0_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00d0)

Definition at line 311 of file cm33xx.h.

#define AM33XX_CM_WKUP_WDT0_CLKCTRL_OFFSET   0x00d0

Definition at line 310 of file cm33xx.h.

#define AM33XX_CM_WKUP_WDT1_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00d4)

Definition at line 313 of file cm33xx.h.

#define AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET   0x00d4

Definition at line 312 of file cm33xx.h.

#define AM33XX_CM_WKUP_WKUP_M3_CLKCTRL   AM33XX_CM_REGADDR(AM33XX_CM_WKUP_MOD, 0x00b0)

Definition at line 295 of file cm33xx.h.

#define AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET   0x00b0

Definition at line 294 of file cm33xx.h.

Function Documentation

void am33xx_cm_clkdm_disable_hwsup ( s16  inst,
u16  cdoffs 
)

am33xx_cm_clkdm_disable_hwsup - put a clockdomain in swsup-idle mode : CM instance register offset (*_INST macro) : Clockdomain register offset (*_CDOFFS macro)

Put a clockdomain referred to by (, ) into software-supervised idle mode, i.e., controlled manually by the Linux OMAP clockdomain code. No return value.

Definition at line 195 of file cm33xx.c.

void am33xx_cm_clkdm_enable_hwsup ( s16  inst,
u16  cdoffs 
)

am33xx_cm_clkdm_enable_hwsup - put a clockdomain in hwsup-idle mode : CM instance register offset (*_INST macro) : Clockdomain register offset (*_CDOFFS macro)

Put a clockdomain referred to by (, ) into hardware-supervised idle mode. No return value.

Definition at line 181 of file cm33xx.c.

void am33xx_cm_clkdm_force_sleep ( s16  inst,
u16  cdoffs 
)

am33xx_cm_clkdm_force_sleep - try to put a clockdomain into idle : CM instance register offset (*_INST macro) : Clockdomain register offset (*_CDOFFS macro)

Put a clockdomain referred to by (, ) into idle No return value.

Definition at line 208 of file cm33xx.c.

void am33xx_cm_clkdm_force_wakeup ( s16  inst,
u16  cdoffs 
)

am33xx_cm_clkdm_force_wakeup - try to take a clockdomain out of idle : CM instance register offset (*_INST macro) : Clockdomain register offset (*_CDOFFS macro)

Take a clockdomain referred to by (, ) out of idle, waking it up. No return value.

Definition at line 221 of file cm33xx.c.

bool am33xx_cm_is_clkdm_in_hwsup ( s16  inst,
u16  cdoffs 
)

am33xx_cm_is_clkdm_in_hwsup - is a clockdomain in hwsup idle mode? : CM instance register offset (*_INST macro) : Clockdomain register offset (*_CDOFFS macro)

Returns true if the clockdomain referred to by (, ) is in hardware-supervised idle mode, or 0 otherwise.

Definition at line 162 of file cm33xx.c.