Go to the documentation of this file.
28 #ifndef _E1000_DEFINES_H_
29 #define _E1000_DEFINES_H_
32 #define REQ_TX_DESCRIPTOR_MULTIPLE 8
33 #define REQ_RX_DESCRIPTOR_MULTIPLE 8
37 #define E1000_WUC_PME_EN 0x00000002
40 #define E1000_WUFC_LNKC 0x00000001
41 #define E1000_WUFC_MAG 0x00000002
42 #define E1000_WUFC_EX 0x00000004
43 #define E1000_WUFC_MC 0x00000008
44 #define E1000_WUFC_BC 0x00000010
47 #define E1000_CTRL_EXT_SDP3_DATA 0x00000080
49 #define E1000_CTRL_EXT_PFRSTD 0x00004000
50 #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
51 #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
52 #define E1000_CTRL_EXT_LINK_MODE_1000BASE_KX 0x00400000
53 #define E1000_CTRL_EXT_LINK_MODE_SGMII 0x00800000
54 #define E1000_CTRL_EXT_LINK_MODE_GMII 0x00000000
55 #define E1000_CTRL_EXT_EIAME 0x01000000
56 #define E1000_CTRL_EXT_IRCA 0x00000001
59 #define E1000_CTRL_EXT_DRV_LOAD 0x10000000
64 #define E1000_CTRL_EXT_PBA_CLR 0x80000000
65 #define E1000_I2CCMD_REG_ADDR_SHIFT 16
66 #define E1000_I2CCMD_PHY_ADDR_SHIFT 24
67 #define E1000_I2CCMD_OPCODE_READ 0x08000000
68 #define E1000_I2CCMD_OPCODE_WRITE 0x00000000
69 #define E1000_I2CCMD_READY 0x20000000
70 #define E1000_I2CCMD_ERROR 0x80000000
71 #define E1000_MAX_SGMII_PHY_REG_ADDR 255
72 #define E1000_I2CCMD_PHY_TIMEOUT 200
73 #define E1000_IVAR_VALID 0x80
74 #define E1000_GPIE_NSICR 0x00000001
75 #define E1000_GPIE_MSIX_MODE 0x00000010
76 #define E1000_GPIE_EIAME 0x40000000
77 #define E1000_GPIE_PBA 0x80000000
80 #define E1000_RXD_STAT_DD 0x01
81 #define E1000_RXD_STAT_EOP 0x02
82 #define E1000_RXD_STAT_IXSM 0x04
83 #define E1000_RXD_STAT_VP 0x08
84 #define E1000_RXD_STAT_UDPCS 0x10
85 #define E1000_RXD_STAT_TCPCS 0x20
86 #define E1000_RXD_STAT_TS 0x10000
88 #define E1000_RXDEXT_STATERR_LB 0x00040000
89 #define E1000_RXDEXT_STATERR_CE 0x01000000
90 #define E1000_RXDEXT_STATERR_SE 0x02000000
91 #define E1000_RXDEXT_STATERR_SEQ 0x04000000
92 #define E1000_RXDEXT_STATERR_CXE 0x10000000
93 #define E1000_RXDEXT_STATERR_TCPE 0x20000000
94 #define E1000_RXDEXT_STATERR_IPE 0x40000000
95 #define E1000_RXDEXT_STATERR_RXE 0x80000000
98 #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
99 E1000_RXDEXT_STATERR_CE | \
100 E1000_RXDEXT_STATERR_SE | \
101 E1000_RXDEXT_STATERR_SEQ | \
102 E1000_RXDEXT_STATERR_CXE | \
103 E1000_RXDEXT_STATERR_RXE)
105 #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
106 #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
107 #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
108 #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
109 #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
113 #define E1000_MANC_SMBUS_EN 0x00000001
114 #define E1000_MANC_ASF_EN 0x00000002
115 #define E1000_MANC_EN_BMC2OS 0x10000000
117 #define E1000_MANC_RCV_TCO_EN 0x00020000
118 #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000
120 #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
123 #define E1000_RCTL_EN 0x00000002
124 #define E1000_RCTL_SBP 0x00000004
125 #define E1000_RCTL_UPE 0x00000008
126 #define E1000_RCTL_MPE 0x00000010
127 #define E1000_RCTL_LPE 0x00000020
128 #define E1000_RCTL_LBM_MAC 0x00000040
129 #define E1000_RCTL_LBM_TCVR 0x000000C0
130 #define E1000_RCTL_RDMTS_HALF 0x00000000
131 #define E1000_RCTL_MO_SHIFT 12
132 #define E1000_RCTL_BAM 0x00008000
133 #define E1000_RCTL_SZ_512 0x00020000
134 #define E1000_RCTL_SZ_256 0x00030000
135 #define E1000_RCTL_VFE 0x00040000
136 #define E1000_RCTL_CFIEN 0x00080000
137 #define E1000_RCTL_DPF 0x00400000
138 #define E1000_RCTL_PMCF 0x00800000
139 #define E1000_RCTL_SECRC 0x04000000
158 #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
159 #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
160 #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
161 #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
163 #define E1000_PSRCTL_BSIZE0_SHIFT 7
164 #define E1000_PSRCTL_BSIZE1_SHIFT 2
165 #define E1000_PSRCTL_BSIZE2_SHIFT 6
166 #define E1000_PSRCTL_BSIZE3_SHIFT 14
169 #define E1000_SWFW_EEP_SM 0x1
170 #define E1000_SWFW_PHY0_SM 0x2
171 #define E1000_SWFW_PHY1_SM 0x4
172 #define E1000_SWFW_PHY2_SM 0x20
173 #define E1000_SWFW_PHY3_SM 0x40
177 #define E1000_CTRL_FD 0x00000001
178 #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004
179 #define E1000_CTRL_LRST 0x00000008
180 #define E1000_CTRL_ASDE 0x00000020
181 #define E1000_CTRL_SLU 0x00000040
182 #define E1000_CTRL_ILOS 0x00000080
183 #define E1000_CTRL_SPD_SEL 0x00000300
184 #define E1000_CTRL_SPD_100 0x00000100
185 #define E1000_CTRL_SPD_1000 0x00000200
186 #define E1000_CTRL_FRCSPD 0x00000800
187 #define E1000_CTRL_FRCDPX 0x00001000
191 #define E1000_CTRL_SWDPIN0 0x00040000
192 #define E1000_CTRL_SWDPIN1 0x00080000
193 #define E1000_CTRL_SWDPIO0 0x00400000
194 #define E1000_CTRL_RST 0x04000000
195 #define E1000_CTRL_RFCE 0x08000000
196 #define E1000_CTRL_TFCE 0x10000000
197 #define E1000_CTRL_VME 0x40000000
198 #define E1000_CTRL_PHY_RST 0x80000000
200 #define E1000_CTRL_I2C_ENA 0x02000000
206 #define E1000_CONNSW_ENRGSRC 0x4
207 #define E1000_PCS_CFG_PCS_EN 8
208 #define E1000_PCS_LCTL_FLV_LINK_UP 1
209 #define E1000_PCS_LCTL_FSV_100 2
210 #define E1000_PCS_LCTL_FSV_1000 4
211 #define E1000_PCS_LCTL_FDV_FULL 8
212 #define E1000_PCS_LCTL_FSD 0x10
213 #define E1000_PCS_LCTL_FORCE_LINK 0x20
214 #define E1000_PCS_LCTL_FORCE_FCTRL 0x80
215 #define E1000_PCS_LCTL_AN_ENABLE 0x10000
216 #define E1000_PCS_LCTL_AN_RESTART 0x20000
217 #define E1000_PCS_LCTL_AN_TIMEOUT 0x40000
218 #define E1000_ENABLE_SERDES_LOOPBACK 0x0410
220 #define E1000_PCS_LSTS_LINK_OK 1
221 #define E1000_PCS_LSTS_SPEED_100 2
222 #define E1000_PCS_LSTS_SPEED_1000 4
223 #define E1000_PCS_LSTS_DUPLEX_FULL 8
224 #define E1000_PCS_LSTS_SYNK_OK 0x10
227 #define E1000_STATUS_FD 0x00000001
228 #define E1000_STATUS_LU 0x00000002
229 #define E1000_STATUS_FUNC_MASK 0x0000000C
230 #define E1000_STATUS_FUNC_SHIFT 2
231 #define E1000_STATUS_FUNC_1 0x00000004
232 #define E1000_STATUS_TXOFF 0x00000010
233 #define E1000_STATUS_SPEED_100 0x00000040
234 #define E1000_STATUS_SPEED_1000 0x00000080
237 #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
243 #define SPEED_100 100
244 #define SPEED_1000 1000
245 #define HALF_DUPLEX 1
246 #define FULL_DUPLEX 2
249 #define ADVERTISE_10_HALF 0x0001
250 #define ADVERTISE_10_FULL 0x0002
251 #define ADVERTISE_100_HALF 0x0004
252 #define ADVERTISE_100_FULL 0x0008
253 #define ADVERTISE_1000_HALF 0x0010
254 #define ADVERTISE_1000_FULL 0x0020
257 #define E1000_ALL_SPEED_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
258 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
260 #define E1000_ALL_NOT_GIG (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
261 ADVERTISE_100_HALF | ADVERTISE_100_FULL)
262 #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
263 #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
264 #define E1000_ALL_FULL_DUPLEX (ADVERTISE_10_FULL | ADVERTISE_100_FULL | \
266 #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
268 #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
271 #define E1000_LEDCTL_LED0_MODE_SHIFT 0
272 #define E1000_LEDCTL_LED0_BLINK 0x00000080
274 #define E1000_LEDCTL_MODE_LED_ON 0xE
275 #define E1000_LEDCTL_MODE_LED_OFF 0xF
278 #define E1000_TXD_POPTS_IXSM 0x01
279 #define E1000_TXD_POPTS_TXSM 0x02
280 #define E1000_TXD_CMD_EOP 0x01000000
281 #define E1000_TXD_CMD_IFCS 0x02000000
282 #define E1000_TXD_CMD_RS 0x08000000
283 #define E1000_TXD_CMD_DEXT 0x20000000
284 #define E1000_TXD_STAT_DD 0x00000001
288 #define E1000_TCTL_EN 0x00000002
289 #define E1000_TCTL_PSP 0x00000008
290 #define E1000_TCTL_CT 0x00000ff0
291 #define E1000_TCTL_COLD 0x003ff000
292 #define E1000_TCTL_RTLC 0x01000000
295 #define E1000_DMACR_DMACWT_MASK 0x00003FFF
297 #define E1000_DMACR_DMACTHR_MASK 0x00FF0000
299 #define E1000_DMACR_DMACTHR_SHIFT 16
300 #define E1000_DMACR_DMAC_LX_MASK 0x30000000
302 #define E1000_DMACR_DMAC_LX_SHIFT 28
303 #define E1000_DMACR_DMAC_EN 0x80000000
305 #define E1000_DMACR_DC_BMC2OSW_EN 0x00008000
307 #define E1000_DMCTXTH_DMCTTHR_MASK 0x00000FFF
310 #define E1000_DMCTLX_TTLX_MASK 0x00000FFF
312 #define E1000_DMCRTRH_UTRESH_MASK 0x0007FFFF
314 #define E1000_DMCRTRH_LRPRCW 0x80000000
317 #define E1000_DMCCNT_CCOUNT_MASK 0x01FFFFFF
320 #define E1000_FCRTC_RTH_COAL_MASK 0x0003FFF0
322 #define E1000_FCRTC_RTH_COAL_SHIFT 4
323 #define E1000_PCIEMISC_LX_DECISION 0x00000080
326 #define E1000_RXPBS_CFG_TS_EN 0x80000000
329 #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
332 #define E1000_RXCSUM_IPOFL 0x00000100
333 #define E1000_RXCSUM_TUOFL 0x00000200
334 #define E1000_RXCSUM_CRCOFL 0x00000800
335 #define E1000_RXCSUM_PCSD 0x00002000
338 #define E1000_RFCTL_LEF 0x00040000
341 #define E1000_COLLISION_THRESHOLD 15
342 #define E1000_CT_SHIFT 4
343 #define E1000_COLLISION_DISTANCE 63
344 #define E1000_COLD_SHIFT 12
347 #define ETHERNET_IEEE_VLAN_TYPE 0x8100
349 #define MAX_JUMBO_FRAME_SIZE 0x3F00
352 #define E1000_PBA_34K 0x0022
353 #define E1000_PBA_64K 0x0040
356 #define E1000_SWSM_SMBI 0x00000001
357 #define E1000_SWSM_SWESMBI 0x00000002
360 #define E1000_ICR_TXDW 0x00000001
361 #define E1000_ICR_LSC 0x00000004
362 #define E1000_ICR_RXSEQ 0x00000008
363 #define E1000_ICR_RXDMT0 0x00000010
364 #define E1000_ICR_RXT0 0x00000080
365 #define E1000_ICR_VMMB 0x00000100
366 #define E1000_ICR_TS 0x00080000
367 #define E1000_ICR_DRSTA 0x40000000
369 #define E1000_ICR_INT_ASSERTED 0x80000000
371 #define E1000_ICR_DOUTSYNC 0x10000000
374 #define E1000_EICR_RX_QUEUE0 0x00000001
375 #define E1000_EICR_RX_QUEUE1 0x00000002
376 #define E1000_EICR_RX_QUEUE2 0x00000004
377 #define E1000_EICR_RX_QUEUE3 0x00000008
378 #define E1000_EICR_TX_QUEUE0 0x00000100
379 #define E1000_EICR_TX_QUEUE1 0x00000200
380 #define E1000_EICR_TX_QUEUE2 0x00000400
381 #define E1000_EICR_TX_QUEUE3 0x00000800
382 #define E1000_EICR_OTHER 0x80000000
394 #define IMS_ENABLE_MASK ( \
403 #define E1000_IMS_TXDW E1000_ICR_TXDW
404 #define E1000_IMS_LSC E1000_ICR_LSC
405 #define E1000_IMS_VMMB E1000_ICR_VMMB
406 #define E1000_IMS_TS E1000_ICR_TS
407 #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ
408 #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0
409 #define E1000_IMS_RXT0 E1000_ICR_RXT0
410 #define E1000_IMS_DRSTA E1000_ICR_DRSTA
411 #define E1000_IMS_DOUTSYNC E1000_ICR_DOUTSYNC
414 #define E1000_EIMS_OTHER E1000_EICR_OTHER
417 #define E1000_ICS_LSC E1000_ICR_LSC
418 #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0
419 #define E1000_ICS_DRSTA E1000_ICR_DRSTA
423 #define E1000_EITR_CNT_IGNR 0x80000000
430 #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
431 #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
432 #define FLOW_CONTROL_TYPE 0x8808
435 #define VLAN_TAG_SIZE 4
436 #define E1000_VLAN_FILTER_TBL_SIZE 128
446 #define E1000_RAH_AV 0x80000000
447 #define E1000_RAL_MAC_ADDR_LEN 4
448 #define E1000_RAH_MAC_ADDR_LEN 2
449 #define E1000_RAH_POOL_MASK 0x03FC0000
450 #define E1000_RAH_POOL_1 0x00040000
453 #define E1000_SUCCESS 0
454 #define E1000_ERR_NVM 1
455 #define E1000_ERR_PHY 2
456 #define E1000_ERR_CONFIG 3
457 #define E1000_ERR_PARAM 4
458 #define E1000_ERR_MAC_INIT 5
459 #define E1000_ERR_RESET 9
460 #define E1000_ERR_MASTER_REQUESTS_PENDING 10
461 #define E1000_BLK_PHY_RESET 12
462 #define E1000_ERR_SWFW_SYNC 13
463 #define E1000_NOT_IMPLEMENTED 14
464 #define E1000_ERR_MBX 15
465 #define E1000_ERR_INVALID_ARGUMENT 16
466 #define E1000_ERR_NO_SPACE 17
467 #define E1000_ERR_NVM_PBA_SECTION 18
468 #define E1000_ERR_INVM_VALUE_NOT_FOUND 19
471 #define COPPER_LINK_UP_LIMIT 10
472 #define PHY_AUTO_NEG_LIMIT 45
473 #define PHY_FORCE_LIMIT 20
475 #define MASTER_DISABLE_TIMEOUT 800
477 #define PHY_CFG_TIMEOUT 100
480 #define AUTO_READ_DONE_TIMEOUT 10
483 #define E1000_FCRTL_XONE 0x80000000
485 #define E1000_TSYNCTXCTL_VALID 0x00000001
486 #define E1000_TSYNCTXCTL_ENABLED 0x00000010
488 #define E1000_TSYNCRXCTL_VALID 0x00000001
489 #define E1000_TSYNCRXCTL_TYPE_MASK 0x0000000E
490 #define E1000_TSYNCRXCTL_TYPE_L2_V2 0x00
491 #define E1000_TSYNCRXCTL_TYPE_L4_V1 0x02
492 #define E1000_TSYNCRXCTL_TYPE_L2_L4_V2 0x04
493 #define E1000_TSYNCRXCTL_TYPE_ALL 0x08
494 #define E1000_TSYNCRXCTL_TYPE_EVENT_V2 0x0A
495 #define E1000_TSYNCRXCTL_ENABLED 0x00000010
497 #define E1000_TSYNCRXCFG_PTP_V1_CTRLT_MASK 0x000000FF
498 #define E1000_TSYNCRXCFG_PTP_V1_SYNC_MESSAGE 0x00
499 #define E1000_TSYNCRXCFG_PTP_V1_DELAY_REQ_MESSAGE 0x01
500 #define E1000_TSYNCRXCFG_PTP_V1_FOLLOWUP_MESSAGE 0x02
501 #define E1000_TSYNCRXCFG_PTP_V1_DELAY_RESP_MESSAGE 0x03
502 #define E1000_TSYNCRXCFG_PTP_V1_MANAGEMENT_MESSAGE 0x04
504 #define E1000_TSYNCRXCFG_PTP_V2_MSGID_MASK 0x00000F00
505 #define E1000_TSYNCRXCFG_PTP_V2_SYNC_MESSAGE 0x0000
506 #define E1000_TSYNCRXCFG_PTP_V2_DELAY_REQ_MESSAGE 0x0100
507 #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_REQ_MESSAGE 0x0200
508 #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_RESP_MESSAGE 0x0300
509 #define E1000_TSYNCRXCFG_PTP_V2_FOLLOWUP_MESSAGE 0x0800
510 #define E1000_TSYNCRXCFG_PTP_V2_DELAY_RESP_MESSAGE 0x0900
511 #define E1000_TSYNCRXCFG_PTP_V2_PATH_DELAY_FOLLOWUP_MESSAGE 0x0A00
512 #define E1000_TSYNCRXCFG_PTP_V2_ANNOUNCE_MESSAGE 0x0B00
513 #define E1000_TSYNCRXCFG_PTP_V2_SIGNALLING_MESSAGE 0x0C00
514 #define E1000_TSYNCRXCFG_PTP_V2_MANAGEMENT_MESSAGE 0x0D00
516 #define E1000_TIMINCA_16NS_SHIFT 24
518 #define E1000_TSICR_TXTS 0x00000002
519 #define E1000_TSIM_TXTS 0x00000002
521 #define E1000_MDICNFG_EXT_MDIO 0x80000000
522 #define E1000_MDICNFG_COM_MDIO 0x40000000
523 #define E1000_MDICNFG_PHY_MASK 0x03E00000
524 #define E1000_MDICNFG_PHY_SHIFT 21
527 #define E1000_GCR_CMPL_TMOUT_MASK 0x0000F000
528 #define E1000_GCR_CMPL_TMOUT_10ms 0x00001000
529 #define E1000_GCR_CMPL_TMOUT_RESEND 0x00010000
530 #define E1000_GCR_CAP_VER2 0x00040000
533 #define E1000_MPHY_ADDR_CTL 0x0024
534 #define E1000_MPHY_ADDR_CTL_OFFSET_MASK 0xFFFF0000
535 #define E1000_MPHY_DATA 0x0E10
538 #define E1000_MPHY_PCS_CLK_REG_OFFSET 0x0004
540 #define E1000_MPHY_PCS_CLK_REG_DIGINELBEN 0x10
543 #define MII_CR_FULL_DUPLEX 0x0100
544 #define MII_CR_RESTART_AUTO_NEG 0x0200
545 #define MII_CR_POWER_DOWN 0x0800
546 #define MII_CR_AUTO_NEG_EN 0x1000
547 #define MII_CR_LOOPBACK 0x4000
548 #define MII_CR_RESET 0x8000
549 #define MII_CR_SPEED_1000 0x0040
550 #define MII_CR_SPEED_100 0x2000
551 #define MII_CR_SPEED_10 0x0000
554 #define MII_SR_LINK_STATUS 0x0004
555 #define MII_SR_AUTONEG_COMPLETE 0x0020
558 #define NWAY_AR_10T_HD_CAPS 0x0020
559 #define NWAY_AR_10T_FD_CAPS 0x0040
560 #define NWAY_AR_100TX_HD_CAPS 0x0080
561 #define NWAY_AR_100TX_FD_CAPS 0x0100
562 #define NWAY_AR_PAUSE 0x0400
563 #define NWAY_AR_ASM_DIR 0x0800
566 #define NWAY_LPAR_PAUSE 0x0400
567 #define NWAY_LPAR_ASM_DIR 0x0800
572 #define CR_1000T_HD_CAPS 0x0100
573 #define CR_1000T_FD_CAPS 0x0200
574 #define CR_1000T_MS_VALUE 0x0800
576 #define CR_1000T_MS_ENABLE 0x1000
580 #define SR_1000T_REMOTE_RX_STATUS 0x1000
581 #define SR_1000T_LOCAL_RX_STATUS 0x2000
586 #define PHY_CONTROL 0x00
587 #define PHY_STATUS 0x01
590 #define PHY_AUTONEG_ADV 0x04
591 #define PHY_LP_ABILITY 0x05
592 #define PHY_1000T_CTRL 0x09
593 #define PHY_1000T_STATUS 0x0A
596 #define E1000_EECD_SK 0x00000001
597 #define E1000_EECD_CS 0x00000002
598 #define E1000_EECD_DI 0x00000004
599 #define E1000_EECD_DO 0x00000008
600 #define E1000_EECD_REQ 0x00000040
601 #define E1000_EECD_GNT 0x00000080
602 #define E1000_EECD_PRES 0x00000100
604 #define E1000_EECD_ADDR_BITS 0x00000400
605 #define E1000_NVM_GRANT_ATTEMPTS 1000
606 #define E1000_EECD_AUTO_RD 0x00000200
607 #define E1000_EECD_SIZE_EX_MASK 0x00007800
608 #define E1000_EECD_SIZE_EX_SHIFT 11
609 #define E1000_EECD_FLUPD_I210 0x00800000
610 #define E1000_EECD_FLUDONE_I210 0x04000000
611 #define E1000_FLUDONE_ATTEMPTS 20000
612 #define E1000_EERD_EEWR_MAX_COUNT 512
613 #define E1000_I210_FIFO_SEL_RX 0x00
614 #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i))
615 #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0)
616 #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06
617 #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01
618 #define E1000_EECD_FLUPD_I210 0x00800000
619 #define E1000_EECD_FLUDONE_I210 0x04000000
620 #define E1000_FLUDONE_ATTEMPTS 20000
621 #define E1000_EERD_EEWR_MAX_COUNT 512
622 #define E1000_I210_FIFO_SEL_RX 0x00
623 #define E1000_I210_FIFO_SEL_TX_QAV(_i) (0x02 + (_i))
624 #define E1000_I210_FIFO_SEL_TX_LEGACY E1000_I210_FIFO_SEL_TX_QAV(0)
625 #define E1000_I210_FIFO_SEL_BMC2OS_TX 0x06
626 #define E1000_I210_FIFO_SEL_BMC2OS_RX 0x01
630 #define E1000_NVM_RW_REG_DATA 16
631 #define E1000_NVM_RW_REG_DONE 2
632 #define E1000_NVM_RW_REG_START 1
633 #define E1000_NVM_RW_ADDR_SHIFT 2
634 #define E1000_NVM_POLL_READ 0
637 #define NVM_COMPAT 0x0003
638 #define NVM_ID_LED_SETTINGS 0x0004
639 #define NVM_INIT_CONTROL2_REG 0x000F
640 #define NVM_INIT_CONTROL3_PORT_B 0x0014
641 #define NVM_INIT_CONTROL3_PORT_A 0x0024
642 #define NVM_ALT_MAC_ADDR_PTR 0x0037
643 #define NVM_CHECKSUM_REG 0x003F
644 #define NVM_COMPATIBILITY_REG_3 0x0003
645 #define NVM_COMPATIBILITY_BIT_MASK 0x8000
646 #define NVM_MAC_ADDR 0x0000
647 #define NVM_SUB_DEV_ID 0x000B
648 #define NVM_SUB_VEN_ID 0x000C
649 #define NVM_DEV_ID 0x000D
650 #define NVM_VEN_ID 0x000E
651 #define NVM_INIT_CTRL_2 0x000F
652 #define NVM_INIT_CTRL_4 0x0013
653 #define NVM_LED_1_CFG 0x001C
654 #define NVM_LED_0_2_CFG 0x001F
657 #define E1000_NVM_CFG_DONE_PORT_0 0x040000
658 #define E1000_NVM_CFG_DONE_PORT_1 0x080000
659 #define E1000_NVM_CFG_DONE_PORT_2 0x100000
660 #define E1000_NVM_CFG_DONE_PORT_3 0x200000
662 #define NVM_82580_LAN_FUNC_OFFSET(a) (a ? (0x40 + (0x40 * a)) : 0)
665 #define NVM_WORD24_COM_MDIO 0x0008
666 #define NVM_WORD24_EXT_MDIO 0x0004
669 #define NVM_WORD0F_PAUSE_MASK 0x3000
670 #define NVM_WORD0F_ASM_DIR 0x2000
675 #define E1000_PBANUM_LENGTH 11
678 #define NVM_SUM 0xBABA
680 #define NVM_PBA_OFFSET_0 8
681 #define NVM_PBA_OFFSET_1 9
682 #define NVM_RESERVED_WORD 0xFFFF
683 #define NVM_PBA_PTR_GUARD 0xFAFA
684 #define NVM_WORD_SIZE_BASE_SHIFT 6
689 #define NVM_MAX_RETRY_SPI 5000
690 #define NVM_WRITE_OPCODE_SPI 0x02
691 #define NVM_READ_OPCODE_SPI 0x03
692 #define NVM_A8_OPCODE_SPI 0x08
693 #define NVM_WREN_OPCODE_SPI 0x06
694 #define NVM_RDSR_OPCODE_SPI 0x05
697 #define NVM_STATUS_RDY_SPI 0x01
700 #define ID_LED_RESERVED_0000 0x0000
701 #define ID_LED_RESERVED_FFFF 0xFFFF
702 #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
703 (ID_LED_OFF1_OFF2 << 8) | \
704 (ID_LED_DEF1_DEF2 << 4) | \
706 #define ID_LED_DEF1_DEF2 0x1
707 #define ID_LED_DEF1_ON2 0x2
708 #define ID_LED_DEF1_OFF2 0x3
709 #define ID_LED_ON1_DEF2 0x4
710 #define ID_LED_ON1_ON2 0x5
711 #define ID_LED_ON1_OFF2 0x6
712 #define ID_LED_OFF1_DEF2 0x7
713 #define ID_LED_OFF1_ON2 0x8
714 #define ID_LED_OFF1_OFF2 0x9
716 #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
717 #define IGP_ACTIVITY_LED_ENABLE 0x0300
718 #define IGP_LED3_MODE 0x07000000
721 #define PCIE_DEVICE_CONTROL2 0x28
722 #define PCIE_DEVICE_CONTROL2_16ms 0x0005
724 #define PHY_REVISION_MASK 0xFFFFFFF0
725 #define MAX_PHY_REG_ADDRESS 0x1F
726 #define MAX_PHY_MULTI_PAGE_REG 0xF
733 #define M88E1111_I_PHY_ID 0x01410CC0
734 #define M88E1112_E_PHY_ID 0x01410C90
735 #define I347AT4_E_PHY_ID 0x01410DC0
736 #define IGP03E1000_E_PHY_ID 0x02A80390
737 #define I82580_I_PHY_ID 0x015403A0
738 #define I350_I_PHY_ID 0x015403B0
739 #define M88_VENDOR 0x0141
740 #define I210_I_PHY_ID 0x01410C00
743 #define M88E1000_PHY_SPEC_CTRL 0x10
744 #define M88E1000_PHY_SPEC_STATUS 0x11
745 #define M88E1000_EXT_PHY_SPEC_CTRL 0x14
747 #define M88E1000_PHY_PAGE_SELECT 0x1D
748 #define M88E1000_PHY_GEN_CONTROL 0x1E
751 #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002
753 #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000
755 #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020
757 #define M88E1000_PSCR_AUTO_X_1000T 0x0040
759 #define M88E1000_PSCR_AUTO_X_MODE 0x0060
765 #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800
768 #define M88E1000_PSSR_REV_POLARITY 0x0002
769 #define M88E1000_PSSR_DOWNSHIFT 0x0020
770 #define M88E1000_PSSR_MDIX 0x0040
778 #define M88E1000_PSSR_CABLE_LENGTH 0x0380
779 #define M88E1000_PSSR_SPEED 0xC000
780 #define M88E1000_PSSR_1000MBS 0x8000
782 #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
795 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
796 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
801 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
802 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
803 #define M88E1000_EPSCR_TX_CLK_25 0x0070
807 #define I347AT4_PCDL 0x10
808 #define I347AT4_PCDC 0x15
809 #define I347AT4_PAGE_SELECT 0x16
817 #define I347AT4_PSCR_DOWNSHIFT_ENABLE 0x0800
818 #define I347AT4_PSCR_DOWNSHIFT_MASK 0x7000
819 #define I347AT4_PSCR_DOWNSHIFT_1X 0x0000
820 #define I347AT4_PSCR_DOWNSHIFT_2X 0x1000
821 #define I347AT4_PSCR_DOWNSHIFT_3X 0x2000
822 #define I347AT4_PSCR_DOWNSHIFT_4X 0x3000
823 #define I347AT4_PSCR_DOWNSHIFT_5X 0x4000
824 #define I347AT4_PSCR_DOWNSHIFT_6X 0x5000
825 #define I347AT4_PSCR_DOWNSHIFT_7X 0x6000
826 #define I347AT4_PSCR_DOWNSHIFT_8X 0x7000
829 #define I347AT4_PCDC_CABLE_LENGTH_UNIT 0x0400
832 #define M88E1112_VCT_DSP_DISTANCE 0x001A
835 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
836 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
839 #define E1000_MDIC_DATA_MASK 0x0000FFFF
840 #define E1000_MDIC_REG_MASK 0x001F0000
841 #define E1000_MDIC_REG_SHIFT 16
842 #define E1000_MDIC_PHY_MASK 0x03E00000
843 #define E1000_MDIC_PHY_SHIFT 21
844 #define E1000_MDIC_OP_WRITE 0x04000000
845 #define E1000_MDIC_OP_READ 0x08000000
846 #define E1000_MDIC_READY 0x10000000
847 #define E1000_MDIC_INT_EN 0x20000000
848 #define E1000_MDIC_ERROR 0x40000000
849 #define E1000_MDIC_DEST 0x80000000
852 #define E1000_THSTAT_PWR_DOWN 0x00000001
853 #define E1000_THSTAT_LINK_THROTTLE 0x00000002
856 #define E1000_IPCNFG_EEE_1G_AN 0x00000008
857 #define E1000_IPCNFG_EEE_100M_AN 0x00000004
858 #define E1000_EEER_TX_LPI_EN 0x00010000
859 #define E1000_EEER_RX_LPI_EN 0x00020000
860 #define E1000_EEER_FRC_AN 0x10000000
861 #define E1000_EEER_LPI_FC 0x00040000
862 #define E1000_EEE_SU_LPI_CLK_STP 0X00800000
865 #define E1000_GEN_CTL_READY 0x80000000
866 #define E1000_GEN_CTL_ADDRESS_SHIFT 8
867 #define E1000_GEN_POLL_TIMEOUT 640
869 #define E1000_VFTA_ENTRY_SHIFT 5
870 #define E1000_VFTA_ENTRY_MASK 0x7F
871 #define E1000_VFTA_ENTRY_BIT_SHIFT_MASK 0x1F
874 #define E1000_PCIEMISC_LX_DECISION 0x00000080
878 #define E1000_RTTBCNRC_RS_ENA 0x80000000
879 #define E1000_RTTBCNRC_RF_DEC_MASK 0x00003FFF
880 #define E1000_RTTBCNRC_RF_INT_SHIFT 14
881 #define E1000_RTTBCNRC_RF_INT_MASK \
882 (E1000_RTTBCNRC_RF_DEC_MASK << E1000_RTTBCNRC_RF_INT_SHIFT)