Go to the documentation of this file.
29 #ifndef _E1000_DEFINES_H_
30 #define _E1000_DEFINES_H_
32 #define E1000_TXD_POPTS_IXSM 0x01
33 #define E1000_TXD_POPTS_TXSM 0x02
34 #define E1000_TXD_CMD_EOP 0x01000000
35 #define E1000_TXD_CMD_IFCS 0x02000000
36 #define E1000_TXD_CMD_IC 0x04000000
37 #define E1000_TXD_CMD_RS 0x08000000
38 #define E1000_TXD_CMD_RPS 0x10000000
39 #define E1000_TXD_CMD_DEXT 0x20000000
40 #define E1000_TXD_CMD_VLE 0x40000000
41 #define E1000_TXD_CMD_IDE 0x80000000
42 #define E1000_TXD_STAT_DD 0x00000001
43 #define E1000_TXD_STAT_EC 0x00000002
44 #define E1000_TXD_STAT_LC 0x00000004
45 #define E1000_TXD_STAT_TU 0x00000008
46 #define E1000_TXD_CMD_TCP 0x01000000
47 #define E1000_TXD_CMD_IP 0x02000000
48 #define E1000_TXD_CMD_TSE 0x04000000
49 #define E1000_TXD_STAT_TC 0x00000004
52 #define REQ_TX_DESCRIPTOR_MULTIPLE 8
53 #define REQ_RX_DESCRIPTOR_MULTIPLE 8
57 #define E1000_WUC_APME 0x00000001
58 #define E1000_WUC_PME_EN 0x00000002
59 #define E1000_WUC_PHY_WAKE 0x00000100
62 #define E1000_WUFC_LNKC 0x00000001
63 #define E1000_WUFC_MAG 0x00000002
64 #define E1000_WUFC_EX 0x00000004
65 #define E1000_WUFC_MC 0x00000008
66 #define E1000_WUFC_BC 0x00000010
67 #define E1000_WUFC_ARP 0x00000020
70 #define E1000_WUS_LNKC E1000_WUFC_LNKC
71 #define E1000_WUS_MAG E1000_WUFC_MAG
72 #define E1000_WUS_EX E1000_WUFC_EX
73 #define E1000_WUS_MC E1000_WUFC_MC
74 #define E1000_WUS_BC E1000_WUFC_BC
77 #define E1000_CTRL_EXT_LPCD 0x00000004
78 #define E1000_CTRL_EXT_SDP3_DATA 0x00000080
79 #define E1000_CTRL_EXT_FORCE_SMBUS 0x00000800
80 #define E1000_CTRL_EXT_EE_RST 0x00002000
81 #define E1000_CTRL_EXT_SPD_BYPS 0x00008000
82 #define E1000_CTRL_EXT_RO_DIS 0x00020000
83 #define E1000_CTRL_EXT_DMA_DYN_CLK_EN 0x00080000
84 #define E1000_CTRL_EXT_LINK_MODE_MASK 0x00C00000
85 #define E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES 0x00C00000
86 #define E1000_CTRL_EXT_EIAME 0x01000000
87 #define E1000_CTRL_EXT_DRV_LOAD 0x10000000
88 #define E1000_CTRL_EXT_IAME 0x08000000
89 #define E1000_CTRL_EXT_INT_TIMER_CLR 0x20000000
90 #define E1000_CTRL_EXT_PBA_CLR 0x80000000
91 #define E1000_CTRL_EXT_LSECCK 0x00001000
92 #define E1000_CTRL_EXT_PHYPDEN 0x00100000
95 #define E1000_RXD_STAT_DD 0x01
96 #define E1000_RXD_STAT_EOP 0x02
97 #define E1000_RXD_STAT_IXSM 0x04
98 #define E1000_RXD_STAT_VP 0x08
99 #define E1000_RXD_STAT_UDPCS 0x10
100 #define E1000_RXD_STAT_TCPCS 0x20
101 #define E1000_RXD_ERR_CE 0x01
102 #define E1000_RXD_ERR_SE 0x02
103 #define E1000_RXD_ERR_SEQ 0x04
104 #define E1000_RXD_ERR_CXE 0x10
105 #define E1000_RXD_ERR_TCPE 0x20
106 #define E1000_RXD_ERR_IPE 0x40
107 #define E1000_RXD_ERR_RXE 0x80
108 #define E1000_RXD_SPC_VLAN_MASK 0x0FFF
110 #define E1000_RXDEXT_STATERR_CE 0x01000000
111 #define E1000_RXDEXT_STATERR_SE 0x02000000
112 #define E1000_RXDEXT_STATERR_SEQ 0x04000000
113 #define E1000_RXDEXT_STATERR_CXE 0x10000000
114 #define E1000_RXDEXT_STATERR_RXE 0x80000000
117 #define E1000_RXD_ERR_FRAME_ERR_MASK ( \
120 E1000_RXD_ERR_SEQ | \
121 E1000_RXD_ERR_CXE | \
125 #define E1000_RXDEXT_ERR_FRAME_ERR_MASK ( \
126 E1000_RXDEXT_STATERR_CE | \
127 E1000_RXDEXT_STATERR_SE | \
128 E1000_RXDEXT_STATERR_SEQ | \
129 E1000_RXDEXT_STATERR_CXE | \
130 E1000_RXDEXT_STATERR_RXE)
132 #define E1000_MRQC_RSS_FIELD_MASK 0xFFFF0000
133 #define E1000_MRQC_RSS_FIELD_IPV4_TCP 0x00010000
134 #define E1000_MRQC_RSS_FIELD_IPV4 0x00020000
135 #define E1000_MRQC_RSS_FIELD_IPV6_TCP_EX 0x00040000
136 #define E1000_MRQC_RSS_FIELD_IPV6 0x00100000
137 #define E1000_MRQC_RSS_FIELD_IPV6_TCP 0x00200000
139 #define E1000_RXDPS_HDRSTAT_HDRSP 0x00008000
142 #define E1000_MANC_SMBUS_EN 0x00000001
143 #define E1000_MANC_ASF_EN 0x00000002
144 #define E1000_MANC_ARP_EN 0x00002000
145 #define E1000_MANC_RCV_TCO_EN 0x00020000
146 #define E1000_MANC_BLK_PHY_RST_ON_IDE 0x00040000
148 #define E1000_MANC_EN_MAC_ADDR_FILTER 0x00100000
150 #define E1000_MANC_EN_MNG2HOST 0x00200000
152 #define E1000_MANC2H_PORT_623 0x00000020
153 #define E1000_MANC2H_PORT_664 0x00000040
154 #define E1000_MDEF_PORT_623 0x00000800
155 #define E1000_MDEF_PORT_664 0x00000400
158 #define E1000_RCTL_EN 0x00000002
159 #define E1000_RCTL_SBP 0x00000004
160 #define E1000_RCTL_UPE 0x00000008
161 #define E1000_RCTL_MPE 0x00000010
162 #define E1000_RCTL_LPE 0x00000020
163 #define E1000_RCTL_LBM_NO 0x00000000
164 #define E1000_RCTL_LBM_MAC 0x00000040
165 #define E1000_RCTL_LBM_TCVR 0x000000C0
166 #define E1000_RCTL_DTYP_PS 0x00000400
167 #define E1000_RCTL_RDMTS_HALF 0x00000000
168 #define E1000_RCTL_MO_SHIFT 12
169 #define E1000_RCTL_MO_3 0x00003000
170 #define E1000_RCTL_BAM 0x00008000
172 #define E1000_RCTL_SZ_2048 0x00000000
173 #define E1000_RCTL_SZ_1024 0x00010000
174 #define E1000_RCTL_SZ_512 0x00020000
175 #define E1000_RCTL_SZ_256 0x00030000
177 #define E1000_RCTL_SZ_16384 0x00010000
178 #define E1000_RCTL_SZ_8192 0x00020000
179 #define E1000_RCTL_SZ_4096 0x00030000
180 #define E1000_RCTL_VFE 0x00040000
181 #define E1000_RCTL_CFIEN 0x00080000
182 #define E1000_RCTL_CFI 0x00100000
183 #define E1000_RCTL_DPF 0x00400000
184 #define E1000_RCTL_PMCF 0x00800000
185 #define E1000_RCTL_BSEX 0x02000000
186 #define E1000_RCTL_SECRC 0x04000000
205 #define E1000_PSRCTL_BSIZE0_MASK 0x0000007F
206 #define E1000_PSRCTL_BSIZE1_MASK 0x00003F00
207 #define E1000_PSRCTL_BSIZE2_MASK 0x003F0000
208 #define E1000_PSRCTL_BSIZE3_MASK 0x3F000000
210 #define E1000_PSRCTL_BSIZE0_SHIFT 7
211 #define E1000_PSRCTL_BSIZE1_SHIFT 2
212 #define E1000_PSRCTL_BSIZE2_SHIFT 6
213 #define E1000_PSRCTL_BSIZE3_SHIFT 14
216 #define E1000_SWFW_EEP_SM 0x1
217 #define E1000_SWFW_PHY0_SM 0x2
218 #define E1000_SWFW_PHY1_SM 0x4
219 #define E1000_SWFW_CSR_SM 0x8
222 #define E1000_CTRL_FD 0x00000001
223 #define E1000_CTRL_GIO_MASTER_DISABLE 0x00000004
224 #define E1000_CTRL_LRST 0x00000008
225 #define E1000_CTRL_ASDE 0x00000020
226 #define E1000_CTRL_SLU 0x00000040
227 #define E1000_CTRL_ILOS 0x00000080
228 #define E1000_CTRL_SPD_SEL 0x00000300
229 #define E1000_CTRL_SPD_10 0x00000000
230 #define E1000_CTRL_SPD_100 0x00000100
231 #define E1000_CTRL_SPD_1000 0x00000200
232 #define E1000_CTRL_FRCSPD 0x00000800
233 #define E1000_CTRL_FRCDPX 0x00001000
234 #define E1000_CTRL_LANPHYPC_OVERRIDE 0x00010000
235 #define E1000_CTRL_LANPHYPC_VALUE 0x00020000
236 #define E1000_CTRL_SWDPIN0 0x00040000
237 #define E1000_CTRL_SWDPIN1 0x00080000
238 #define E1000_CTRL_SWDPIO0 0x00400000
239 #define E1000_CTRL_RST 0x04000000
240 #define E1000_CTRL_RFCE 0x08000000
241 #define E1000_CTRL_TFCE 0x10000000
242 #define E1000_CTRL_VME 0x40000000
243 #define E1000_CTRL_PHY_RST 0x80000000
251 #define E1000_STATUS_FD 0x00000001
252 #define E1000_STATUS_LU 0x00000002
253 #define E1000_STATUS_FUNC_MASK 0x0000000C
254 #define E1000_STATUS_FUNC_SHIFT 2
255 #define E1000_STATUS_FUNC_1 0x00000004
256 #define E1000_STATUS_TXOFF 0x00000010
257 #define E1000_STATUS_SPEED_10 0x00000000
258 #define E1000_STATUS_SPEED_100 0x00000040
259 #define E1000_STATUS_SPEED_1000 0x00000080
260 #define E1000_STATUS_LAN_INIT_DONE 0x00000200
261 #define E1000_STATUS_PHYRA 0x00000400
262 #define E1000_STATUS_GIO_MASTER_ENABLE 0x00080000
266 #define HALF_DUPLEX 1
267 #define FULL_DUPLEX 2
270 #define ADVERTISE_10_HALF 0x0001
271 #define ADVERTISE_10_FULL 0x0002
272 #define ADVERTISE_100_HALF 0x0004
273 #define ADVERTISE_100_FULL 0x0008
274 #define ADVERTISE_1000_HALF 0x0010
275 #define ADVERTISE_1000_FULL 0x0020
278 #define E1000_ALL_SPEED_DUPLEX ( ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
279 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \
281 #define E1000_ALL_NOT_GIG ( ADVERTISE_10_HALF | ADVERTISE_10_FULL | \
282 ADVERTISE_100_HALF | ADVERTISE_100_FULL)
283 #define E1000_ALL_100_SPEED (ADVERTISE_100_HALF | ADVERTISE_100_FULL)
284 #define E1000_ALL_10_SPEED (ADVERTISE_10_HALF | ADVERTISE_10_FULL)
285 #define E1000_ALL_HALF_DUPLEX (ADVERTISE_10_HALF | ADVERTISE_100_HALF)
287 #define AUTONEG_ADVERTISE_SPEED_DEFAULT E1000_ALL_SPEED_DUPLEX
290 #define E1000_PHY_LED0_MODE_MASK 0x00000007
291 #define E1000_PHY_LED0_IVRT 0x00000008
292 #define E1000_PHY_LED0_MASK 0x0000001F
294 #define E1000_LEDCTL_LED0_MODE_MASK 0x0000000F
295 #define E1000_LEDCTL_LED0_MODE_SHIFT 0
296 #define E1000_LEDCTL_LED0_IVRT 0x00000040
297 #define E1000_LEDCTL_LED0_BLINK 0x00000080
299 #define E1000_LEDCTL_MODE_LINK_UP 0x2
300 #define E1000_LEDCTL_MODE_LED_ON 0xE
301 #define E1000_LEDCTL_MODE_LED_OFF 0xF
304 #define E1000_TXD_DTYP_D 0x00100000
305 #define E1000_TXD_POPTS_IXSM 0x01
306 #define E1000_TXD_POPTS_TXSM 0x02
307 #define E1000_TXD_CMD_EOP 0x01000000
308 #define E1000_TXD_CMD_IFCS 0x02000000
309 #define E1000_TXD_CMD_IC 0x04000000
310 #define E1000_TXD_CMD_RS 0x08000000
311 #define E1000_TXD_CMD_RPS 0x10000000
312 #define E1000_TXD_CMD_DEXT 0x20000000
313 #define E1000_TXD_CMD_VLE 0x40000000
314 #define E1000_TXD_CMD_IDE 0x80000000
315 #define E1000_TXD_STAT_DD 0x00000001
316 #define E1000_TXD_STAT_EC 0x00000002
317 #define E1000_TXD_STAT_LC 0x00000004
318 #define E1000_TXD_STAT_TU 0x00000008
319 #define E1000_TXD_CMD_TCP 0x01000000
320 #define E1000_TXD_CMD_IP 0x02000000
321 #define E1000_TXD_CMD_TSE 0x04000000
322 #define E1000_TXD_STAT_TC 0x00000004
325 #define E1000_TCTL_EN 0x00000002
326 #define E1000_TCTL_PSP 0x00000008
327 #define E1000_TCTL_CT 0x00000ff0
328 #define E1000_TCTL_COLD 0x003ff000
329 #define E1000_TCTL_RTLC 0x01000000
330 #define E1000_TCTL_MULR 0x10000000
335 #define E1000_SCTL_DISABLE_SERDES_LOOPBACK 0x0400
338 #define E1000_RXCSUM_TUOFL 0x00000200
339 #define E1000_RXCSUM_IPPCSE 0x00001000
340 #define E1000_RXCSUM_PCSD 0x00002000
343 #define E1000_RFCTL_NFSW_DIS 0x00000040
344 #define E1000_RFCTL_NFSR_DIS 0x00000080
345 #define E1000_RFCTL_ACK_DIS 0x00001000
346 #define E1000_RFCTL_EXTEN 0x00008000
347 #define E1000_RFCTL_IPV6_EX_DIS 0x00010000
348 #define E1000_RFCTL_NEW_IPV6_EXT_DIS 0x00020000
351 #define E1000_COLLISION_THRESHOLD 15
352 #define E1000_CT_SHIFT 4
353 #define E1000_COLLISION_DISTANCE 63
354 #define E1000_COLD_SHIFT 12
357 #define DEFAULT_82543_TIPG_IPGT_COPPER 8
359 #define E1000_TIPG_IPGT_MASK 0x000003FF
361 #define DEFAULT_82543_TIPG_IPGR1 8
362 #define E1000_TIPG_IPGR1_SHIFT 10
364 #define DEFAULT_82543_TIPG_IPGR2 6
365 #define DEFAULT_80003ES2LAN_TIPG_IPGR2 7
366 #define E1000_TIPG_IPGR2_SHIFT 20
368 #define MAX_JUMBO_FRAME_SIZE 0x3F00
371 #define E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP 0x00000020
372 #define E1000_EXTCNF_CTRL_LCD_WRITE_ENABLE 0x00000001
373 #define E1000_EXTCNF_CTRL_OEM_WRITE_ENABLE 0x00000008
374 #define E1000_EXTCNF_CTRL_SWFLAG 0x00000020
375 #define E1000_EXTCNF_CTRL_GATE_PHY_CFG 0x00000080
376 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_MASK 0x00FF0000
377 #define E1000_EXTCNF_SIZE_EXT_PCIE_LENGTH_SHIFT 16
378 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_MASK 0x0FFF0000
379 #define E1000_EXTCNF_CTRL_EXT_CNF_POINTER_SHIFT 16
381 #define E1000_PHY_CTRL_D0A_LPLU 0x00000002
382 #define E1000_PHY_CTRL_NOND0A_LPLU 0x00000004
383 #define E1000_PHY_CTRL_NOND0A_GBE_DISABLE 0x00000008
384 #define E1000_PHY_CTRL_GBE_DISABLE 0x00000040
386 #define E1000_KABGTXD_BGSQLBIAS 0x00050000
389 #define E1000_PBA_8K 0x0008
390 #define E1000_PBA_16K 0x0010
392 #define E1000_PBS_16K E1000_PBA_16K
398 #define MIN_NUM_XMITS 1000
401 #define E1000_SWSM_SMBI 0x00000001
402 #define E1000_SWSM_SWESMBI 0x00000002
403 #define E1000_SWSM_DRV_LOAD 0x00000008
405 #define E1000_SWSM2_LOCK 0x00000002
408 #define E1000_ICR_TXDW 0x00000001
409 #define E1000_ICR_LSC 0x00000004
410 #define E1000_ICR_RXSEQ 0x00000008
411 #define E1000_ICR_RXDMT0 0x00000010
412 #define E1000_ICR_RXT0 0x00000080
413 #define E1000_ICR_INT_ASSERTED 0x80000000
414 #define E1000_ICR_RXQ0 0x00100000
415 #define E1000_ICR_RXQ1 0x00200000
416 #define E1000_ICR_TXQ0 0x00400000
417 #define E1000_ICR_TXQ1 0x00800000
418 #define E1000_ICR_OTHER 0x01000000
421 #define E1000_PBA_ECC_COUNTER_MASK 0xFFF00000
422 #define E1000_PBA_ECC_COUNTER_SHIFT 20
423 #define E1000_PBA_ECC_CORR_EN 0x00000001
424 #define E1000_PBA_ECC_STAT_CLR 0x00000002
425 #define E1000_PBA_ECC_INT_EN 0x00000004
436 #define IMS_ENABLE_MASK ( \
444 #define E1000_IMS_TXDW E1000_ICR_TXDW
445 #define E1000_IMS_LSC E1000_ICR_LSC
446 #define E1000_IMS_RXSEQ E1000_ICR_RXSEQ
447 #define E1000_IMS_RXDMT0 E1000_ICR_RXDMT0
448 #define E1000_IMS_RXT0 E1000_ICR_RXT0
449 #define E1000_IMS_RXQ0 E1000_ICR_RXQ0
450 #define E1000_IMS_RXQ1 E1000_ICR_RXQ1
451 #define E1000_IMS_TXQ0 E1000_ICR_TXQ0
452 #define E1000_IMS_TXQ1 E1000_ICR_TXQ1
453 #define E1000_IMS_OTHER E1000_ICR_OTHER
456 #define E1000_ICS_LSC E1000_ICR_LSC
457 #define E1000_ICS_RXSEQ E1000_ICR_RXSEQ
458 #define E1000_ICS_RXDMT0 E1000_ICR_RXDMT0
461 #define E1000_TXDCTL_PTHRESH 0x0000003F
462 #define E1000_TXDCTL_HTHRESH 0x00003F00
463 #define E1000_TXDCTL_WTHRESH 0x003F0000
464 #define E1000_TXDCTL_GRAN 0x01000000
465 #define E1000_TXDCTL_FULL_TX_DESC_WB 0x01010000
466 #define E1000_TXDCTL_MAX_TX_DESC_PREFETCH 0x0100001F
468 #define E1000_TXDCTL_COUNT_DESC 0x00400000
471 #define FLOW_CONTROL_ADDRESS_LOW 0x00C28001
472 #define FLOW_CONTROL_ADDRESS_HIGH 0x00000100
473 #define FLOW_CONTROL_TYPE 0x8808
476 #define E1000_VLAN_FILTER_TBL_SIZE 128
486 #define E1000_RAR_ENTRIES 15
487 #define E1000_RAH_AV 0x80000000
488 #define E1000_RAL_MAC_ADDR_LEN 4
489 #define E1000_RAH_MAC_ADDR_LEN 2
492 #define E1000_ERR_NVM 1
493 #define E1000_ERR_PHY 2
494 #define E1000_ERR_CONFIG 3
495 #define E1000_ERR_PARAM 4
496 #define E1000_ERR_MAC_INIT 5
497 #define E1000_ERR_PHY_TYPE 6
498 #define E1000_ERR_RESET 9
499 #define E1000_ERR_MASTER_REQUESTS_PENDING 10
500 #define E1000_ERR_HOST_INTERFACE_COMMAND 11
501 #define E1000_BLK_PHY_RESET 12
502 #define E1000_ERR_SWFW_SYNC 13
503 #define E1000_NOT_IMPLEMENTED 14
504 #define E1000_ERR_INVALID_ARGUMENT 16
505 #define E1000_ERR_NO_SPACE 17
506 #define E1000_ERR_NVM_PBA_SECTION 18
509 #define FIBER_LINK_UP_LIMIT 50
510 #define COPPER_LINK_UP_LIMIT 10
511 #define PHY_AUTO_NEG_LIMIT 45
512 #define PHY_FORCE_LIMIT 20
514 #define MASTER_DISABLE_TIMEOUT 800
516 #define PHY_CFG_TIMEOUT 100
518 #define MDIO_OWNERSHIP_TIMEOUT 10
520 #define AUTO_READ_DONE_TIMEOUT 10
523 #define E1000_FCRTH_RTH 0x0000FFF8
524 #define E1000_FCRTL_RTL 0x0000FFF8
525 #define E1000_FCRTL_XONE 0x80000000
528 #define E1000_TXCW_FD 0x00000020
529 #define E1000_TXCW_PAUSE 0x00000080
530 #define E1000_TXCW_ASM_DIR 0x00000100
531 #define E1000_TXCW_PAUSE_MASK 0x00000180
532 #define E1000_TXCW_ANE 0x80000000
535 #define E1000_RXCW_CW 0x0000ffff
536 #define E1000_RXCW_IV 0x08000000
537 #define E1000_RXCW_C 0x20000000
538 #define E1000_RXCW_SYNCH 0x40000000
541 #define E1000_GCR_RXD_NO_SNOOP 0x00000001
542 #define E1000_GCR_RXDSCW_NO_SNOOP 0x00000002
543 #define E1000_GCR_RXDSCR_NO_SNOOP 0x00000004
544 #define E1000_GCR_TXD_NO_SNOOP 0x00000008
545 #define E1000_GCR_TXDSCW_NO_SNOOP 0x00000010
546 #define E1000_GCR_TXDSCR_NO_SNOOP 0x00000020
548 #define PCIE_NO_SNOOP_ALL (E1000_GCR_RXD_NO_SNOOP | \
549 E1000_GCR_RXDSCW_NO_SNOOP | \
550 E1000_GCR_RXDSCR_NO_SNOOP | \
551 E1000_GCR_TXD_NO_SNOOP | \
552 E1000_GCR_TXDSCW_NO_SNOOP | \
553 E1000_GCR_TXDSCR_NO_SNOOP)
556 #define MII_CR_FULL_DUPLEX 0x0100
557 #define MII_CR_RESTART_AUTO_NEG 0x0200
558 #define MII_CR_POWER_DOWN 0x0800
559 #define MII_CR_AUTO_NEG_EN 0x1000
560 #define MII_CR_LOOPBACK 0x4000
561 #define MII_CR_RESET 0x8000
562 #define MII_CR_SPEED_1000 0x0040
563 #define MII_CR_SPEED_100 0x2000
564 #define MII_CR_SPEED_10 0x0000
567 #define MII_SR_LINK_STATUS 0x0004
568 #define MII_SR_AUTONEG_COMPLETE 0x0020
571 #define NWAY_AR_10T_HD_CAPS 0x0020
572 #define NWAY_AR_10T_FD_CAPS 0x0040
573 #define NWAY_AR_100TX_HD_CAPS 0x0080
574 #define NWAY_AR_100TX_FD_CAPS 0x0100
575 #define NWAY_AR_PAUSE 0x0400
576 #define NWAY_AR_ASM_DIR 0x0800
579 #define NWAY_LPAR_100TX_FD_CAPS 0x0100
580 #define NWAY_LPAR_PAUSE 0x0400
581 #define NWAY_LPAR_ASM_DIR 0x0800
584 #define NWAY_ER_LP_NWAY_CAPS 0x0001
587 #define CR_1000T_HD_CAPS 0x0100
588 #define CR_1000T_FD_CAPS 0x0200
590 #define CR_1000T_MS_VALUE 0x0800
592 #define CR_1000T_MS_ENABLE 0x1000
596 #define SR_1000T_REMOTE_RX_STATUS 0x1000
597 #define SR_1000T_LOCAL_RX_STATUS 0x2000
602 #define PHY_CONTROL 0x00
603 #define PHY_STATUS 0x01
606 #define PHY_AUTONEG_ADV 0x04
607 #define PHY_LP_ABILITY 0x05
608 #define PHY_AUTONEG_EXP 0x06
609 #define PHY_1000T_CTRL 0x09
610 #define PHY_1000T_STATUS 0x0A
611 #define PHY_EXT_STATUS 0x0F
613 #define PHY_CONTROL_LB 0x4000
616 #define E1000_EECD_SK 0x00000001
617 #define E1000_EECD_CS 0x00000002
618 #define E1000_EECD_DI 0x00000004
619 #define E1000_EECD_DO 0x00000008
620 #define E1000_EECD_REQ 0x00000040
621 #define E1000_EECD_GNT 0x00000080
622 #define E1000_EECD_PRES 0x00000100
623 #define E1000_EECD_SIZE 0x00000200
625 #define E1000_EECD_ADDR_BITS 0x00000400
626 #define E1000_NVM_GRANT_ATTEMPTS 1000
627 #define E1000_EECD_AUTO_RD 0x00000200
628 #define E1000_EECD_SIZE_EX_MASK 0x00007800
629 #define E1000_EECD_SIZE_EX_SHIFT 11
630 #define E1000_EECD_FLUPD 0x00080000
631 #define E1000_EECD_AUPDEN 0x00100000
632 #define E1000_EECD_SEC1VAL 0x00400000
633 #define E1000_EECD_SEC1VAL_VALID_MASK (E1000_EECD_AUTO_RD | E1000_EECD_PRES)
635 #define E1000_NVM_RW_REG_DATA 16
636 #define E1000_NVM_RW_REG_DONE 2
637 #define E1000_NVM_RW_REG_START 1
638 #define E1000_NVM_RW_ADDR_SHIFT 2
639 #define E1000_NVM_POLL_WRITE 1
640 #define E1000_NVM_POLL_READ 0
641 #define E1000_FLASH_UPDATES 2000
644 #define NVM_COMPAT 0x0003
645 #define NVM_ID_LED_SETTINGS 0x0004
646 #define NVM_INIT_CONTROL2_REG 0x000F
647 #define NVM_INIT_CONTROL3_PORT_B 0x0014
648 #define NVM_INIT_3GIO_3 0x001A
649 #define NVM_INIT_CONTROL3_PORT_A 0x0024
650 #define NVM_CFG 0x0012
651 #define NVM_ALT_MAC_ADDR_PTR 0x0037
652 #define NVM_CHECKSUM_REG 0x003F
654 #define E1000_NVM_INIT_CTRL2_MNGM 0x6000
656 #define E1000_NVM_CFG_DONE_PORT_0 0x40000
657 #define E1000_NVM_CFG_DONE_PORT_1 0x80000
660 #define NVM_WORD0F_PAUSE_MASK 0x3000
661 #define NVM_WORD0F_PAUSE 0x1000
662 #define NVM_WORD0F_ASM_DIR 0x2000
665 #define NVM_WORD1A_ASPM_MASK 0x000C
668 #define NVM_COMPAT_LOM 0x0800
671 #define E1000_PBANUM_LENGTH 11
674 #define NVM_SUM 0xBABA
677 #define NVM_PBA_OFFSET_0 8
678 #define NVM_PBA_OFFSET_1 9
679 #define NVM_PBA_PTR_GUARD 0xFAFA
680 #define NVM_WORD_SIZE_BASE_SHIFT 6
683 #define NVM_MAX_RETRY_SPI 5000
684 #define NVM_READ_OPCODE_SPI 0x03
685 #define NVM_WRITE_OPCODE_SPI 0x02
686 #define NVM_A8_OPCODE_SPI 0x08
687 #define NVM_WREN_OPCODE_SPI 0x06
688 #define NVM_RDSR_OPCODE_SPI 0x05
691 #define NVM_STATUS_RDY_SPI 0x01
694 #define ID_LED_RESERVED_0000 0x0000
695 #define ID_LED_RESERVED_FFFF 0xFFFF
696 #define ID_LED_DEFAULT ((ID_LED_OFF1_ON2 << 12) | \
697 (ID_LED_OFF1_OFF2 << 8) | \
698 (ID_LED_DEF1_DEF2 << 4) | \
700 #define ID_LED_DEF1_DEF2 0x1
701 #define ID_LED_DEF1_ON2 0x2
702 #define ID_LED_DEF1_OFF2 0x3
703 #define ID_LED_ON1_DEF2 0x4
704 #define ID_LED_ON1_ON2 0x5
705 #define ID_LED_ON1_OFF2 0x6
706 #define ID_LED_OFF1_DEF2 0x7
707 #define ID_LED_OFF1_ON2 0x8
708 #define ID_LED_OFF1_OFF2 0x9
710 #define IGP_ACTIVITY_LED_MASK 0xFFFFF0FF
711 #define IGP_ACTIVITY_LED_ENABLE 0x0300
712 #define IGP_LED3_MODE 0x07000000
715 #define PCI_HEADER_TYPE_REGISTER 0x0E
716 #define PCIE_LINK_STATUS 0x12
718 #define PCI_HEADER_TYPE_MULTIFUNC 0x80
719 #define PCIE_LINK_WIDTH_MASK 0x3F0
720 #define PCIE_LINK_WIDTH_SHIFT 4
722 #define PHY_REVISION_MASK 0xFFFFFFF0
723 #define MAX_PHY_REG_ADDRESS 0x1F
724 #define MAX_PHY_MULTI_PAGE_REG 0xF
731 #define M88E1000_E_PHY_ID 0x01410C50
732 #define M88E1000_I_PHY_ID 0x01410C30
733 #define M88E1011_I_PHY_ID 0x01410C20
734 #define IGP01E1000_I_PHY_ID 0x02A80380
735 #define M88E1111_I_PHY_ID 0x01410CC0
736 #define GG82563_E_PHY_ID 0x01410CA0
737 #define IGP03E1000_E_PHY_ID 0x02A80390
738 #define IFE_E_PHY_ID 0x02A80330
739 #define IFE_PLUS_E_PHY_ID 0x02A80320
740 #define IFE_C_E_PHY_ID 0x02A80310
741 #define BME1000_E_PHY_ID 0x01410CB0
742 #define BME1000_E_PHY_ID_R2 0x01410CB1
743 #define I82577_E_PHY_ID 0x01540050
744 #define I82578_E_PHY_ID 0x004DD040
745 #define I82579_E_PHY_ID 0x01540090
746 #define I217_E_PHY_ID 0x015400A0
749 #define M88E1000_PHY_SPEC_CTRL 0x10
750 #define M88E1000_PHY_SPEC_STATUS 0x11
751 #define M88E1000_EXT_PHY_SPEC_CTRL 0x14
753 #define M88E1000_PHY_PAGE_SELECT 0x1D
754 #define M88E1000_PHY_GEN_CONTROL 0x1E
757 #define M88E1000_PSCR_POLARITY_REVERSAL 0x0002
758 #define M88E1000_PSCR_MDI_MANUAL_MODE 0x0000
760 #define M88E1000_PSCR_MDIX_MANUAL_MODE 0x0020
762 #define M88E1000_PSCR_AUTO_X_1000T 0x0040
764 #define M88E1000_PSCR_AUTO_X_MODE 0x0060
769 #define M88E1000_PSCR_ASSERT_CRS_ON_TX 0x0800
772 #define M88E1000_PSSR_REV_POLARITY 0x0002
773 #define M88E1000_PSSR_DOWNSHIFT 0x0020
774 #define M88E1000_PSSR_MDIX 0x0040
776 #define M88E1000_PSSR_CABLE_LENGTH 0x0380
777 #define M88E1000_PSSR_SPEED 0xC000
778 #define M88E1000_PSSR_1000MBS 0x8000
780 #define M88E1000_PSSR_CABLE_LENGTH_SHIFT 7
786 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_MASK 0x0C00
787 #define M88E1000_EPSCR_MASTER_DOWNSHIFT_1X 0x0000
792 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_MASK 0x0300
793 #define M88E1000_EPSCR_SLAVE_DOWNSHIFT_1X 0x0100
794 #define M88E1000_EPSCR_TX_CLK_25 0x0070
797 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_MASK 0x0E00
798 #define M88EC018_EPSCR_DOWNSHIFT_COUNTER_5X 0x0800
800 #define I82578_EPSCR_DOWNSHIFT_ENABLE 0x0020
801 #define I82578_EPSCR_DOWNSHIFT_COUNTER_MASK 0x001C
804 #define BME1000_PSCR_ENABLE_DOWNSHIFT 0x0800
807 #define PHY_PAGE_SHIFT 5
808 #define PHY_REG(page, reg) (((page) << PHY_PAGE_SHIFT) | \
809 ((reg) & MAX_PHY_REG_ADDRESS))
816 #define GG82563_PAGE_SHIFT 5
817 #define GG82563_REG(page, reg) \
818 (((page) << GG82563_PAGE_SHIFT) | ((reg) & MAX_PHY_REG_ADDRESS))
819 #define GG82563_MIN_ALT_REG 30
822 #define GG82563_PHY_SPEC_CTRL \
824 #define GG82563_PHY_PAGE_SELECT \
826 #define GG82563_PHY_SPEC_CTRL_2 \
828 #define GG82563_PHY_PAGE_SELECT_ALT \
831 #define GG82563_PHY_MAC_SPEC_CTRL \
834 #define GG82563_PHY_DSP_DISTANCE \
838 #define GG82563_PHY_KMRN_MODE_CTRL \
840 #define GG82563_PHY_PWR_MGMT_CTRL \
844 #define GG82563_PHY_INBAND_CTRL \
848 #define E1000_MDIC_REG_SHIFT 16
849 #define E1000_MDIC_PHY_SHIFT 21
850 #define E1000_MDIC_OP_WRITE 0x04000000
851 #define E1000_MDIC_OP_READ 0x08000000
852 #define E1000_MDIC_READY 0x10000000
853 #define E1000_MDIC_ERROR 0x40000000
856 #define E1000_GEN_POLL_TIMEOUT 640
859 #define E1000_FWSM_WLOCK_MAC_MASK 0x0380
860 #define E1000_FWSM_WLOCK_MAC_SHIFT 7