Linux Kernel  3.7.1
 All Data Structures Namespaces Files Functions Variables Typedefs Enumerations Enumerator Macros Groups Pages
Data Structures | Macros
serial.h File Reference
#include <linux/types.h>

Go to the source code of this file.

Data Structures

struct  amba_pl010_data
 
struct  amba_pl011_data
 

Macros

#define UART01x_DR   0x00 /* Data read or written from the interface. */
 
#define UART01x_RSR   0x04 /* Receive status register (Read). */
 
#define UART01x_ECR   0x04 /* Error clear register (Write). */
 
#define UART010_LCRH   0x08 /* Line control register, high byte. */
 
#define ST_UART011_DMAWM   0x08 /* DMA watermark configure register. */
 
#define UART010_LCRM   0x0C /* Line control register, middle byte. */
 
#define ST_UART011_TIMEOUT   0x0C /* Timeout period register. */
 
#define UART010_LCRL   0x10 /* Line control register, low byte. */
 
#define UART010_CR   0x14 /* Control register. */
 
#define UART01x_FR   0x18 /* Flag register (Read only). */
 
#define UART010_IIR   0x1C /* Interrupt indentification register (Read). */
 
#define UART010_ICR   0x1C /* Interrupt clear register (Write). */
 
#define ST_UART011_LCRH_RX   0x1C /* Rx line control register. */
 
#define UART01x_ILPR   0x20 /* IrDA low power counter register. */
 
#define UART011_IBRD   0x24 /* Integer baud rate divisor register. */
 
#define UART011_FBRD   0x28 /* Fractional baud rate divisor register. */
 
#define UART011_LCRH   0x2c /* Line control register. */
 
#define ST_UART011_LCRH_TX   0x2c /* Tx Line control register. */
 
#define UART011_CR   0x30 /* Control register. */
 
#define UART011_IFLS   0x34 /* Interrupt fifo level select. */
 
#define UART011_IMSC   0x38 /* Interrupt mask. */
 
#define UART011_RIS   0x3c /* Raw interrupt status. */
 
#define UART011_MIS   0x40 /* Masked interrupt status. */
 
#define UART011_ICR   0x44 /* Interrupt clear register. */
 
#define UART011_DMACR   0x48 /* DMA control register. */
 
#define ST_UART011_XFCR   0x50 /* XON/XOFF control register. */
 
#define ST_UART011_XON1   0x54 /* XON1 register. */
 
#define ST_UART011_XON2   0x58 /* XON2 register. */
 
#define ST_UART011_XOFF1   0x5C /* XON1 register. */
 
#define ST_UART011_XOFF2   0x60 /* XON2 register. */
 
#define ST_UART011_ITCR   0x80 /* Integration test control register. */
 
#define ST_UART011_ITIP   0x84 /* Integration test input register. */
 
#define ST_UART011_ABCR   0x100 /* Autobaud control register. */
 
#define ST_UART011_ABIMSC   0x15C /* Autobaud interrupt mask/clear register. */
 
#define UART011_DR_OE   (1 << 11)
 
#define UART011_DR_BE   (1 << 10)
 
#define UART011_DR_PE   (1 << 9)
 
#define UART011_DR_FE   (1 << 8)
 
#define UART01x_RSR_OE   0x08
 
#define UART01x_RSR_BE   0x04
 
#define UART01x_RSR_PE   0x02
 
#define UART01x_RSR_FE   0x01
 
#define UART011_FR_RI   0x100
 
#define UART011_FR_TXFE   0x080
 
#define UART011_FR_RXFF   0x040
 
#define UART01x_FR_TXFF   0x020
 
#define UART01x_FR_RXFE   0x010
 
#define UART01x_FR_BUSY   0x008
 
#define UART01x_FR_DCD   0x004
 
#define UART01x_FR_DSR   0x002
 
#define UART01x_FR_CTS   0x001
 
#define UART01x_FR_TMSK   (UART01x_FR_TXFF + UART01x_FR_BUSY)
 
#define UART011_CR_CTSEN   0x8000 /* CTS hardware flow control */
 
#define UART011_CR_RTSEN   0x4000 /* RTS hardware flow control */
 
#define UART011_CR_OUT2   0x2000 /* OUT2 */
 
#define UART011_CR_OUT1   0x1000 /* OUT1 */
 
#define UART011_CR_RTS   0x0800 /* RTS */
 
#define UART011_CR_DTR   0x0400 /* DTR */
 
#define UART011_CR_RXE   0x0200 /* receive enable */
 
#define UART011_CR_TXE   0x0100 /* transmit enable */
 
#define UART011_CR_LBE   0x0080 /* loopback enable */
 
#define UART010_CR_RTIE   0x0040
 
#define UART010_CR_TIE   0x0020
 
#define UART010_CR_RIE   0x0010
 
#define UART010_CR_MSIE   0x0008
 
#define ST_UART011_CR_OVSFACT   0x0008 /* Oversampling factor */
 
#define UART01x_CR_IIRLP   0x0004 /* SIR low power mode */
 
#define UART01x_CR_SIREN   0x0002 /* SIR enable */
 
#define UART01x_CR_UARTEN   0x0001 /* UART enable */
 
#define UART011_LCRH_SPS   0x80
 
#define UART01x_LCRH_WLEN_8   0x60
 
#define UART01x_LCRH_WLEN_7   0x40
 
#define UART01x_LCRH_WLEN_6   0x20
 
#define UART01x_LCRH_WLEN_5   0x00
 
#define UART01x_LCRH_FEN   0x10
 
#define UART01x_LCRH_STP2   0x08
 
#define UART01x_LCRH_EPS   0x04
 
#define UART01x_LCRH_PEN   0x02
 
#define UART01x_LCRH_BRK   0x01
 
#define ST_UART011_DMAWM_RX_1   (0 << 3)
 
#define ST_UART011_DMAWM_RX_2   (1 << 3)
 
#define ST_UART011_DMAWM_RX_4   (2 << 3)
 
#define ST_UART011_DMAWM_RX_8   (3 << 3)
 
#define ST_UART011_DMAWM_RX_16   (4 << 3)
 
#define ST_UART011_DMAWM_RX_32   (5 << 3)
 
#define ST_UART011_DMAWM_RX_48   (6 << 3)
 
#define ST_UART011_DMAWM_TX_1   0
 
#define ST_UART011_DMAWM_TX_2   1
 
#define ST_UART011_DMAWM_TX_4   2
 
#define ST_UART011_DMAWM_TX_8   3
 
#define ST_UART011_DMAWM_TX_16   4
 
#define ST_UART011_DMAWM_TX_32   5
 
#define ST_UART011_DMAWM_TX_48   6
 
#define UART010_IIR_RTIS   0x08
 
#define UART010_IIR_TIS   0x04
 
#define UART010_IIR_RIS   0x02
 
#define UART010_IIR_MIS   0x01
 
#define UART011_IFLS_RX1_8   (0 << 3)
 
#define UART011_IFLS_RX2_8   (1 << 3)
 
#define UART011_IFLS_RX4_8   (2 << 3)
 
#define UART011_IFLS_RX6_8   (3 << 3)
 
#define UART011_IFLS_RX7_8   (4 << 3)
 
#define UART011_IFLS_TX1_8   (0 << 0)
 
#define UART011_IFLS_TX2_8   (1 << 0)
 
#define UART011_IFLS_TX4_8   (2 << 0)
 
#define UART011_IFLS_TX6_8   (3 << 0)
 
#define UART011_IFLS_TX7_8   (4 << 0)
 
#define UART011_IFLS_RX_HALF   (5 << 3)
 
#define UART011_IFLS_TX_HALF   (5 << 0)
 
#define UART011_OEIM   (1 << 10) /* overrun error interrupt mask */
 
#define UART011_BEIM   (1 << 9) /* break error interrupt mask */
 
#define UART011_PEIM   (1 << 8) /* parity error interrupt mask */
 
#define UART011_FEIM   (1 << 7) /* framing error interrupt mask */
 
#define UART011_RTIM   (1 << 6) /* receive timeout interrupt mask */
 
#define UART011_TXIM   (1 << 5) /* transmit interrupt mask */
 
#define UART011_RXIM   (1 << 4) /* receive interrupt mask */
 
#define UART011_DSRMIM   (1 << 3) /* DSR interrupt mask */
 
#define UART011_DCDMIM   (1 << 2) /* DCD interrupt mask */
 
#define UART011_CTSMIM   (1 << 1) /* CTS interrupt mask */
 
#define UART011_RIMIM   (1 << 0) /* RI interrupt mask */
 
#define UART011_OEIS   (1 << 10) /* overrun error interrupt status */
 
#define UART011_BEIS   (1 << 9) /* break error interrupt status */
 
#define UART011_PEIS   (1 << 8) /* parity error interrupt status */
 
#define UART011_FEIS   (1 << 7) /* framing error interrupt status */
 
#define UART011_RTIS   (1 << 6) /* receive timeout interrupt status */
 
#define UART011_TXIS   (1 << 5) /* transmit interrupt status */
 
#define UART011_RXIS   (1 << 4) /* receive interrupt status */
 
#define UART011_DSRMIS   (1 << 3) /* DSR interrupt status */
 
#define UART011_DCDMIS   (1 << 2) /* DCD interrupt status */
 
#define UART011_CTSMIS   (1 << 1) /* CTS interrupt status */
 
#define UART011_RIMIS   (1 << 0) /* RI interrupt status */
 
#define UART011_OEIC   (1 << 10) /* overrun error interrupt clear */
 
#define UART011_BEIC   (1 << 9) /* break error interrupt clear */
 
#define UART011_PEIC   (1 << 8) /* parity error interrupt clear */
 
#define UART011_FEIC   (1 << 7) /* framing error interrupt clear */
 
#define UART011_RTIC   (1 << 6) /* receive timeout interrupt clear */
 
#define UART011_TXIC   (1 << 5) /* transmit interrupt clear */
 
#define UART011_RXIC   (1 << 4) /* receive interrupt clear */
 
#define UART011_DSRMIC   (1 << 3) /* DSR interrupt clear */
 
#define UART011_DCDMIC   (1 << 2) /* DCD interrupt clear */
 
#define UART011_CTSMIC   (1 << 1) /* CTS interrupt clear */
 
#define UART011_RIMIC   (1 << 0) /* RI interrupt clear */
 
#define UART011_DMAONERR   (1 << 2) /* disable dma on error */
 
#define UART011_TXDMAE   (1 << 1) /* enable transmit dma */
 
#define UART011_RXDMAE   (1 << 0) /* enable receive dma */
 
#define UART01x_RSR_ANY   (UART01x_RSR_OE|UART01x_RSR_BE|UART01x_RSR_PE|UART01x_RSR_FE)
 
#define UART01x_FR_MODEM_ANY   (UART01x_FR_DCD|UART01x_FR_DSR|UART01x_FR_CTS)
 

Macro Definition Documentation

#define ST_UART011_ABCR   0x100 /* Autobaud control register. */

Definition at line 65 of file serial.h.

#define ST_UART011_ABIMSC   0x15C /* Autobaud interrupt mask/clear register. */

Definition at line 66 of file serial.h.

#define ST_UART011_CR_OVSFACT   0x0008 /* Oversampling factor */

Definition at line 102 of file serial.h.

#define ST_UART011_DMAWM   0x08 /* DMA watermark configure register. */

Definition at line 37 of file serial.h.

#define ST_UART011_DMAWM_RX_1   (0 << 3)

Definition at line 118 of file serial.h.

#define ST_UART011_DMAWM_RX_16   (4 << 3)

Definition at line 122 of file serial.h.

#define ST_UART011_DMAWM_RX_2   (1 << 3)

Definition at line 119 of file serial.h.

#define ST_UART011_DMAWM_RX_32   (5 << 3)

Definition at line 123 of file serial.h.

#define ST_UART011_DMAWM_RX_4   (2 << 3)

Definition at line 120 of file serial.h.

#define ST_UART011_DMAWM_RX_48   (6 << 3)

Definition at line 124 of file serial.h.

#define ST_UART011_DMAWM_RX_8   (3 << 3)

Definition at line 121 of file serial.h.

#define ST_UART011_DMAWM_TX_1   0

Definition at line 125 of file serial.h.

#define ST_UART011_DMAWM_TX_16   4

Definition at line 129 of file serial.h.

#define ST_UART011_DMAWM_TX_2   1

Definition at line 126 of file serial.h.

#define ST_UART011_DMAWM_TX_32   5

Definition at line 130 of file serial.h.

#define ST_UART011_DMAWM_TX_4   2

Definition at line 127 of file serial.h.

#define ST_UART011_DMAWM_TX_48   6

Definition at line 131 of file serial.h.

#define ST_UART011_DMAWM_TX_8   3

Definition at line 128 of file serial.h.

#define ST_UART011_ITCR   0x80 /* Integration test control register. */

Definition at line 63 of file serial.h.

#define ST_UART011_ITIP   0x84 /* Integration test input register. */

Definition at line 64 of file serial.h.

#define ST_UART011_LCRH_RX   0x1C /* Rx line control register. */

Definition at line 45 of file serial.h.

#define ST_UART011_LCRH_TX   0x2c /* Tx Line control register. */

Definition at line 50 of file serial.h.

#define ST_UART011_TIMEOUT   0x0C /* Timeout period register. */

Definition at line 39 of file serial.h.

#define ST_UART011_XFCR   0x50 /* XON/XOFF control register. */

Definition at line 58 of file serial.h.

#define ST_UART011_XOFF1   0x5C /* XON1 register. */

Definition at line 61 of file serial.h.

#define ST_UART011_XOFF2   0x60 /* XON2 register. */

Definition at line 62 of file serial.h.

#define ST_UART011_XON1   0x54 /* XON1 register. */

Definition at line 59 of file serial.h.

#define ST_UART011_XON2   0x58 /* XON2 register. */

Definition at line 60 of file serial.h.

#define UART010_CR   0x14 /* Control register. */

Definition at line 41 of file serial.h.

#define UART010_CR_MSIE   0x0008

Definition at line 101 of file serial.h.

#define UART010_CR_RIE   0x0010

Definition at line 100 of file serial.h.

#define UART010_CR_RTIE   0x0040

Definition at line 98 of file serial.h.

#define UART010_CR_TIE   0x0020

Definition at line 99 of file serial.h.

#define UART010_ICR   0x1C /* Interrupt clear register (Write). */

Definition at line 44 of file serial.h.

#define UART010_IIR   0x1C /* Interrupt indentification register (Read). */

Definition at line 43 of file serial.h.

#define UART010_IIR_MIS   0x01

Definition at line 136 of file serial.h.

#define UART010_IIR_RIS   0x02

Definition at line 135 of file serial.h.

#define UART010_IIR_RTIS   0x08

Definition at line 133 of file serial.h.

#define UART010_IIR_TIS   0x04

Definition at line 134 of file serial.h.

#define UART010_LCRH   0x08 /* Line control register, high byte. */

Definition at line 36 of file serial.h.

#define UART010_LCRL   0x10 /* Line control register, low byte. */

Definition at line 40 of file serial.h.

#define UART010_LCRM   0x0C /* Line control register, middle byte. */

Definition at line 38 of file serial.h.

#define UART011_BEIC   (1 << 9) /* break error interrupt clear */

Definition at line 177 of file serial.h.

#define UART011_BEIM   (1 << 9) /* break error interrupt mask */

Definition at line 153 of file serial.h.

#define UART011_BEIS   (1 << 9) /* break error interrupt status */

Definition at line 165 of file serial.h.

#define UART011_CR   0x30 /* Control register. */

Definition at line 51 of file serial.h.

#define UART011_CR_CTSEN   0x8000 /* CTS hardware flow control */

Definition at line 89 of file serial.h.

#define UART011_CR_DTR   0x0400 /* DTR */

Definition at line 94 of file serial.h.

#define UART011_CR_LBE   0x0080 /* loopback enable */

Definition at line 97 of file serial.h.

#define UART011_CR_OUT1   0x1000 /* OUT1 */

Definition at line 92 of file serial.h.

#define UART011_CR_OUT2   0x2000 /* OUT2 */

Definition at line 91 of file serial.h.

#define UART011_CR_RTS   0x0800 /* RTS */

Definition at line 93 of file serial.h.

#define UART011_CR_RTSEN   0x4000 /* RTS hardware flow control */

Definition at line 90 of file serial.h.

#define UART011_CR_RXE   0x0200 /* receive enable */

Definition at line 95 of file serial.h.

#define UART011_CR_TXE   0x0100 /* transmit enable */

Definition at line 96 of file serial.h.

#define UART011_CTSMIC   (1 << 1) /* CTS interrupt clear */

Definition at line 185 of file serial.h.

#define UART011_CTSMIM   (1 << 1) /* CTS interrupt mask */

Definition at line 161 of file serial.h.

#define UART011_CTSMIS   (1 << 1) /* CTS interrupt status */

Definition at line 173 of file serial.h.

#define UART011_DCDMIC   (1 << 2) /* DCD interrupt clear */

Definition at line 184 of file serial.h.

#define UART011_DCDMIM   (1 << 2) /* DCD interrupt mask */

Definition at line 160 of file serial.h.

#define UART011_DCDMIS   (1 << 2) /* DCD interrupt status */

Definition at line 172 of file serial.h.

#define UART011_DMACR   0x48 /* DMA control register. */

Definition at line 57 of file serial.h.

#define UART011_DMAONERR   (1 << 2) /* disable dma on error */

Definition at line 188 of file serial.h.

#define UART011_DR_BE   (1 << 10)

Definition at line 69 of file serial.h.

#define UART011_DR_FE   (1 << 8)

Definition at line 71 of file serial.h.

#define UART011_DR_OE   (1 << 11)

Definition at line 68 of file serial.h.

#define UART011_DR_PE   (1 << 9)

Definition at line 70 of file serial.h.

#define UART011_DSRMIC   (1 << 3) /* DSR interrupt clear */

Definition at line 183 of file serial.h.

#define UART011_DSRMIM   (1 << 3) /* DSR interrupt mask */

Definition at line 159 of file serial.h.

#define UART011_DSRMIS   (1 << 3) /* DSR interrupt status */

Definition at line 171 of file serial.h.

#define UART011_FBRD   0x28 /* Fractional baud rate divisor register. */

Definition at line 48 of file serial.h.

#define UART011_FEIC   (1 << 7) /* framing error interrupt clear */

Definition at line 179 of file serial.h.

#define UART011_FEIM   (1 << 7) /* framing error interrupt mask */

Definition at line 155 of file serial.h.

#define UART011_FEIS   (1 << 7) /* framing error interrupt status */

Definition at line 167 of file serial.h.

#define UART011_FR_RI   0x100

Definition at line 78 of file serial.h.

#define UART011_FR_RXFF   0x040

Definition at line 80 of file serial.h.

#define UART011_FR_TXFE   0x080

Definition at line 79 of file serial.h.

#define UART011_IBRD   0x24 /* Integer baud rate divisor register. */

Definition at line 47 of file serial.h.

#define UART011_ICR   0x44 /* Interrupt clear register. */

Definition at line 56 of file serial.h.

#define UART011_IFLS   0x34 /* Interrupt fifo level select. */

Definition at line 52 of file serial.h.

#define UART011_IFLS_RX1_8   (0 << 3)

Definition at line 138 of file serial.h.

#define UART011_IFLS_RX2_8   (1 << 3)

Definition at line 139 of file serial.h.

#define UART011_IFLS_RX4_8   (2 << 3)

Definition at line 140 of file serial.h.

#define UART011_IFLS_RX6_8   (3 << 3)

Definition at line 141 of file serial.h.

#define UART011_IFLS_RX7_8   (4 << 3)

Definition at line 142 of file serial.h.

#define UART011_IFLS_RX_HALF   (5 << 3)

Definition at line 149 of file serial.h.

#define UART011_IFLS_TX1_8   (0 << 0)

Definition at line 143 of file serial.h.

#define UART011_IFLS_TX2_8   (1 << 0)

Definition at line 144 of file serial.h.

#define UART011_IFLS_TX4_8   (2 << 0)

Definition at line 145 of file serial.h.

#define UART011_IFLS_TX6_8   (3 << 0)

Definition at line 146 of file serial.h.

#define UART011_IFLS_TX7_8   (4 << 0)

Definition at line 147 of file serial.h.

#define UART011_IFLS_TX_HALF   (5 << 0)

Definition at line 150 of file serial.h.

#define UART011_IMSC   0x38 /* Interrupt mask. */

Definition at line 53 of file serial.h.

#define UART011_LCRH   0x2c /* Line control register. */

Definition at line 49 of file serial.h.

#define UART011_LCRH_SPS   0x80

Definition at line 107 of file serial.h.

#define UART011_MIS   0x40 /* Masked interrupt status. */

Definition at line 55 of file serial.h.

#define UART011_OEIC   (1 << 10) /* overrun error interrupt clear */

Definition at line 176 of file serial.h.

#define UART011_OEIM   (1 << 10) /* overrun error interrupt mask */

Definition at line 152 of file serial.h.

#define UART011_OEIS   (1 << 10) /* overrun error interrupt status */

Definition at line 164 of file serial.h.

#define UART011_PEIC   (1 << 8) /* parity error interrupt clear */

Definition at line 178 of file serial.h.

#define UART011_PEIM   (1 << 8) /* parity error interrupt mask */

Definition at line 154 of file serial.h.

#define UART011_PEIS   (1 << 8) /* parity error interrupt status */

Definition at line 166 of file serial.h.

#define UART011_RIMIC   (1 << 0) /* RI interrupt clear */

Definition at line 186 of file serial.h.

#define UART011_RIMIM   (1 << 0) /* RI interrupt mask */

Definition at line 162 of file serial.h.

#define UART011_RIMIS   (1 << 0) /* RI interrupt status */

Definition at line 174 of file serial.h.

#define UART011_RIS   0x3c /* Raw interrupt status. */

Definition at line 54 of file serial.h.

#define UART011_RTIC   (1 << 6) /* receive timeout interrupt clear */

Definition at line 180 of file serial.h.

#define UART011_RTIM   (1 << 6) /* receive timeout interrupt mask */

Definition at line 156 of file serial.h.

#define UART011_RTIS   (1 << 6) /* receive timeout interrupt status */

Definition at line 168 of file serial.h.

#define UART011_RXDMAE   (1 << 0) /* enable receive dma */

Definition at line 190 of file serial.h.

#define UART011_RXIC   (1 << 4) /* receive interrupt clear */

Definition at line 182 of file serial.h.

#define UART011_RXIM   (1 << 4) /* receive interrupt mask */

Definition at line 158 of file serial.h.

#define UART011_RXIS   (1 << 4) /* receive interrupt status */

Definition at line 170 of file serial.h.

#define UART011_TXDMAE   (1 << 1) /* enable transmit dma */

Definition at line 189 of file serial.h.

#define UART011_TXIC   (1 << 5) /* transmit interrupt clear */

Definition at line 181 of file serial.h.

#define UART011_TXIM   (1 << 5) /* transmit interrupt mask */

Definition at line 157 of file serial.h.

#define UART011_TXIS   (1 << 5) /* transmit interrupt status */

Definition at line 169 of file serial.h.

#define UART01x_CR_IIRLP   0x0004 /* SIR low power mode */

Definition at line 103 of file serial.h.

#define UART01x_CR_SIREN   0x0002 /* SIR enable */

Definition at line 104 of file serial.h.

#define UART01x_CR_UARTEN   0x0001 /* UART enable */

Definition at line 105 of file serial.h.

#define UART01x_DR   0x00 /* Data read or written from the interface. */

Definition at line 33 of file serial.h.

#define UART01x_ECR   0x04 /* Error clear register (Write). */

Definition at line 35 of file serial.h.

#define UART01x_FR   0x18 /* Flag register (Read only). */

Definition at line 42 of file serial.h.

#define UART01x_FR_BUSY   0x008

Definition at line 83 of file serial.h.

#define UART01x_FR_CTS   0x001

Definition at line 86 of file serial.h.

#define UART01x_FR_DCD   0x004

Definition at line 84 of file serial.h.

#define UART01x_FR_DSR   0x002

Definition at line 85 of file serial.h.

#define UART01x_FR_MODEM_ANY   (UART01x_FR_DCD|UART01x_FR_DSR|UART01x_FR_CTS)

Definition at line 193 of file serial.h.

#define UART01x_FR_RXFE   0x010

Definition at line 82 of file serial.h.

#define UART01x_FR_TMSK   (UART01x_FR_TXFF + UART01x_FR_BUSY)

Definition at line 87 of file serial.h.

#define UART01x_FR_TXFF   0x020

Definition at line 81 of file serial.h.

#define UART01x_ILPR   0x20 /* IrDA low power counter register. */

Definition at line 46 of file serial.h.

#define UART01x_LCRH_BRK   0x01

Definition at line 116 of file serial.h.

#define UART01x_LCRH_EPS   0x04

Definition at line 114 of file serial.h.

#define UART01x_LCRH_FEN   0x10

Definition at line 112 of file serial.h.

#define UART01x_LCRH_PEN   0x02

Definition at line 115 of file serial.h.

#define UART01x_LCRH_STP2   0x08

Definition at line 113 of file serial.h.

#define UART01x_LCRH_WLEN_5   0x00

Definition at line 111 of file serial.h.

#define UART01x_LCRH_WLEN_6   0x20

Definition at line 110 of file serial.h.

#define UART01x_LCRH_WLEN_7   0x40

Definition at line 109 of file serial.h.

#define UART01x_LCRH_WLEN_8   0x60

Definition at line 108 of file serial.h.

#define UART01x_RSR   0x04 /* Receive status register (Read). */

Definition at line 34 of file serial.h.

Definition at line 192 of file serial.h.

#define UART01x_RSR_BE   0x04

Definition at line 74 of file serial.h.

#define UART01x_RSR_FE   0x01

Definition at line 76 of file serial.h.

#define UART01x_RSR_OE   0x08

Definition at line 73 of file serial.h.

#define UART01x_RSR_PE   0x02

Definition at line 75 of file serial.h.