19 #include <linux/kernel.h>
20 #include <linux/errno.h>
24 #include <plat/clock.h>
39 #define DPLL5_FREQ_FOR_USBHOST 120000000
52 pr_err(
"clock: DPLL4 cannot change rate due to silicon 'Limitation 2.5' on 3430ES1.\n");
61 struct clk *dpll5_clk;
62 struct clk *dpll5_m2_clk;
66 clk_prepare_enable(dpll5_clk);
70 clk_prepare_enable(dpll5_m2_clk);
73 clk_disable_unprepare(dpll5_m2_clk);
74 clk_disable_unprepare(dpll5_clk);
85 static int __init omap3xxx_clk_arch_init(
void)