Linux Kernel  3.7.1
 All Data Structures Namespaces Files Functions Variables Typedefs Enumerations Enumerator Macros Groups Pages
Macros
iomux-mx35.h File Reference
#include <mach/iomux-v3.h>

Go to the source code of this file.

Macros

#define MX35_PAD_CAPTURE__GPT_CAPIN1   IOMUX_PAD(0x328, 0x004, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CAPTURE__GPT_CMPOUT2   IOMUX_PAD(0x328, 0x004, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CAPTURE__CSPI2_SS1   IOMUX_PAD(0x328, 0x004, 2, 0x7f4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CAPTURE__EPIT1_EPITO   IOMUX_PAD(0x328, 0x004, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CAPTURE__CCM_CLK32K   IOMUX_PAD(0x328, 0x004, 4, 0x7d0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CAPTURE__GPIO1_4   IOMUX_PAD(0x328, 0x004, 5, 0x850, 0, NO_PAD_CTRL)
 
#define MX35_PAD_COMPARE__GPT_CMPOUT1   IOMUX_PAD(0x32c, 0x008, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_COMPARE__GPT_CAPIN2   IOMUX_PAD(0x32c, 0x008, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_COMPARE__GPT_CMPOUT3   IOMUX_PAD(0x32c, 0x008, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_COMPARE__EPIT2_EPITO   IOMUX_PAD(0x32c, 0x008, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_COMPARE__GPIO1_5   IOMUX_PAD(0x32c, 0x008, 5, 0x854, 0, NO_PAD_CTRL)
 
#define MX35_PAD_COMPARE__SDMA_EXTDMA_2   IOMUX_PAD(0x32c, 0x008, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_WDOG_RST__WDOG_WDOG_B   IOMUX_PAD(0x330, 0x00c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_WDOG_RST__IPU_FLASH_STROBE   IOMUX_PAD(0x330, 0x00c, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_WDOG_RST__GPIO1_6   IOMUX_PAD(0x330, 0x00c, 5, 0x858, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_0__GPIO1_0   IOMUX_PAD(0x334, 0x010, 0, 0x82c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_0__CCM_PMIC_RDY   IOMUX_PAD(0x334, 0x010, 1, 0x7d4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_0__OWIRE_LINE   IOMUX_PAD(0x334, 0x010, 2, 0x990, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_0__SDMA_EXTDMA_0   IOMUX_PAD(0x334, 0x010, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_1__GPIO1_1   IOMUX_PAD(0x338, 0x014, 0, 0x838, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_1__PWM_PWMO   IOMUX_PAD(0x338, 0x014, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_1__CSPI1_SS2   IOMUX_PAD(0x338, 0x014, 3, 0x7d8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_1__SCC_TAMPER_DETECT   IOMUX_PAD(0x338, 0x014, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO1_1__SDMA_EXTDMA_1   IOMUX_PAD(0x338, 0x014, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO2_0__GPIO2_0   IOMUX_PAD(0x33c, 0x018, 0, 0x868, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO2_0__USB_TOP_USBOTG_CLK   IOMUX_PAD(0x33c, 0x018, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO3_0__GPIO3_0   IOMUX_PAD(0x340, 0x01c, 0, 0x8e8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_GPIO3_0__USB_TOP_USBH2_CLK   IOMUX_PAD(0x340, 0x01c, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RESET_IN_B__CCM_RESET_IN_B   IOMUX_PAD(0x344, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_POR_B__CCM_POR_B   IOMUX_PAD(0x348, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CLKO__CCM_CLKO   IOMUX_PAD(0x34c, 0x020, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CLKO__GPIO1_8   IOMUX_PAD(0x34c, 0x020, 5, 0x860, 0, NO_PAD_CTRL)
 
#define MX35_PAD_BOOT_MODE0__CCM_BOOT_MODE_0   IOMUX_PAD(0x350, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_BOOT_MODE1__CCM_BOOT_MODE_1   IOMUX_PAD(0x354, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CLK_MODE0__CCM_CLK_MODE_0   IOMUX_PAD(0x358, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CLK_MODE1__CCM_CLK_MODE_1   IOMUX_PAD(0x35c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_POWER_FAIL__CCM_DSM_WAKEUP_INT_26   IOMUX_PAD(0x360, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_VSTBY__CCM_VSTBY   IOMUX_PAD(0x364, 0x024, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_VSTBY__GPIO1_7   IOMUX_PAD(0x364, 0x024, 5, 0x85c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A0__EMI_EIM_DA_L_0   IOMUX_PAD(0x368, 0x028, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A1__EMI_EIM_DA_L_1   IOMUX_PAD(0x36c, 0x02c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A2__EMI_EIM_DA_L_2   IOMUX_PAD(0x370, 0x030, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A3__EMI_EIM_DA_L_3   IOMUX_PAD(0x374, 0x034, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A4__EMI_EIM_DA_L_4   IOMUX_PAD(0x378, 0x038, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A5__EMI_EIM_DA_L_5   IOMUX_PAD(0x37c, 0x03c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A6__EMI_EIM_DA_L_6   IOMUX_PAD(0x380, 0x040, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A7__EMI_EIM_DA_L_7   IOMUX_PAD(0x384, 0x044, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A8__EMI_EIM_DA_H_8   IOMUX_PAD(0x388, 0x048, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A9__EMI_EIM_DA_H_9   IOMUX_PAD(0x38c, 0x04c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A10__EMI_EIM_DA_H_10   IOMUX_PAD(0x390, 0x050, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_MA10__EMI_MA10   IOMUX_PAD(0x394, 0x054, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A11__EMI_EIM_DA_H_11   IOMUX_PAD(0x398, 0x058, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A12__EMI_EIM_DA_H_12   IOMUX_PAD(0x39c, 0x05c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A13__EMI_EIM_DA_H_13   IOMUX_PAD(0x3a0, 0x060, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A14__EMI_EIM_DA_H2_14   IOMUX_PAD(0x3a4, 0x064, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A15__EMI_EIM_DA_H2_15   IOMUX_PAD(0x3a8, 0x068, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A16__EMI_EIM_A_16   IOMUX_PAD(0x3ac, 0x06c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A17__EMI_EIM_A_17   IOMUX_PAD(0x3b0, 0x070, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A18__EMI_EIM_A_18   IOMUX_PAD(0x3b4, 0x074, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A19__EMI_EIM_A_19   IOMUX_PAD(0x3b8, 0x078, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A20__EMI_EIM_A_20   IOMUX_PAD(0x3bc, 0x07c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A21__EMI_EIM_A_21   IOMUX_PAD(0x3c0, 0x080, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A22__EMI_EIM_A_22   IOMUX_PAD(0x3c4, 0x084, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A23__EMI_EIM_A_23   IOMUX_PAD(0x3c8, 0x088, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A24__EMI_EIM_A_24   IOMUX_PAD(0x3cc, 0x08c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_A25__EMI_EIM_A_25   IOMUX_PAD(0x3d0, 0x090, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDBA1__EMI_EIM_SDBA1   IOMUX_PAD(0x3d4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDBA0__EMI_EIM_SDBA0   IOMUX_PAD(0x3d8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD0__EMI_DRAM_D_0   IOMUX_PAD(0x3dc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1__EMI_DRAM_D_1   IOMUX_PAD(0x3e0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2__EMI_DRAM_D_2   IOMUX_PAD(0x3e4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD3__EMI_DRAM_D_3   IOMUX_PAD(0x3e8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD4__EMI_DRAM_D_4   IOMUX_PAD(0x3ec, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD5__EMI_DRAM_D_5   IOMUX_PAD(0x3f0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD6__EMI_DRAM_D_6   IOMUX_PAD(0x3f4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD7__EMI_DRAM_D_7   IOMUX_PAD(0x3f8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD8__EMI_DRAM_D_8   IOMUX_PAD(0x3fc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD9__EMI_DRAM_D_9   IOMUX_PAD(0x400, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD10__EMI_DRAM_D_10   IOMUX_PAD(0x404, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD11__EMI_DRAM_D_11   IOMUX_PAD(0x408, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD12__EMI_DRAM_D_12   IOMUX_PAD(0x40c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD13__EMI_DRAM_D_13   IOMUX_PAD(0x410, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD14__EMI_DRAM_D_14   IOMUX_PAD(0x414, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD15__EMI_DRAM_D_15   IOMUX_PAD(0x418, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD16__EMI_DRAM_D_16   IOMUX_PAD(0x41c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD17__EMI_DRAM_D_17   IOMUX_PAD(0x420, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD18__EMI_DRAM_D_18   IOMUX_PAD(0x424, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD19__EMI_DRAM_D_19   IOMUX_PAD(0x428, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD20__EMI_DRAM_D_20   IOMUX_PAD(0x42c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD21__EMI_DRAM_D_21   IOMUX_PAD(0x430, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD22__EMI_DRAM_D_22   IOMUX_PAD(0x434, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD23__EMI_DRAM_D_23   IOMUX_PAD(0x438, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD24__EMI_DRAM_D_24   IOMUX_PAD(0x43c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD25__EMI_DRAM_D_25   IOMUX_PAD(0x440, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD26__EMI_DRAM_D_26   IOMUX_PAD(0x444, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD27__EMI_DRAM_D_27   IOMUX_PAD(0x448, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD28__EMI_DRAM_D_28   IOMUX_PAD(0x44c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD29__EMI_DRAM_D_29   IOMUX_PAD(0x450, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD30__EMI_DRAM_D_30   IOMUX_PAD(0x454, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD31__EMI_DRAM_D_31   IOMUX_PAD(0x458, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_DQM0__EMI_DRAM_DQM_0   IOMUX_PAD(0x45c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_DQM1__EMI_DRAM_DQM_1   IOMUX_PAD(0x460, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_DQM2__EMI_DRAM_DQM_2   IOMUX_PAD(0x464, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_DQM3__EMI_DRAM_DQM_3   IOMUX_PAD(0x468, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_EB0__EMI_EIM_EB0_B   IOMUX_PAD(0x46c, 0x094, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_EB1__EMI_EIM_EB1_B   IOMUX_PAD(0x470, 0x098, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_OE__EMI_EIM_OE   IOMUX_PAD(0x474, 0x09c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS0__EMI_EIM_CS0   IOMUX_PAD(0x478, 0x0a0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS1__EMI_EIM_CS1   IOMUX_PAD(0x47c, 0x0a4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS1__EMI_NANDF_CE3   IOMUX_PAD(0x47c, 0x0a4, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS2__EMI_EIM_CS2   IOMUX_PAD(0x480, 0x0a8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS3__EMI_EIM_CS3   IOMUX_PAD(0x484, 0x0ac, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS4__EMI_EIM_CS4   IOMUX_PAD(0x488, 0x0b0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS4__EMI_DTACK_B   IOMUX_PAD(0x488, 0x0b0, 1, 0x800, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS4__EMI_NANDF_CE1   IOMUX_PAD(0x488, 0x0b0, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS4__GPIO1_20   IOMUX_PAD(0x488, 0x0b0, 5, 0x83c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS5__EMI_EIM_CS5   IOMUX_PAD(0x48c, 0x0b4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS5__CSPI2_SS2   IOMUX_PAD(0x48c, 0x0b4, 1, 0x7f8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS5__CSPI1_SS2   IOMUX_PAD(0x48c, 0x0b4, 2, 0x7d8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CS5__EMI_NANDF_CE2   IOMUX_PAD(0x48c, 0x0b4, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CS5__GPIO1_21   IOMUX_PAD(0x48c, 0x0b4, 5, 0x840, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NF_CE0__EMI_NANDF_CE0   IOMUX_PAD(0x490, 0x0b8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NF_CE0__GPIO1_22   IOMUX_PAD(0x490, 0x0b8, 5, 0x844, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ECB__EMI_EIM_ECB   IOMUX_PAD(0x494, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LBA__EMI_EIM_LBA   IOMUX_PAD(0x498, 0x0bc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_BCLK__EMI_EIM_BCLK   IOMUX_PAD(0x49c, 0x0c0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RW__EMI_EIM_RW   IOMUX_PAD(0x4a0, 0x0c4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RAS__EMI_DRAM_RAS   IOMUX_PAD(0x4a4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CAS__EMI_DRAM_CAS   IOMUX_PAD(0x4a8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDWE__EMI_DRAM_SDWE   IOMUX_PAD(0x4ac, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDCKE0__EMI_DRAM_SDCKE_0   IOMUX_PAD(0x4b0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDCKE1__EMI_DRAM_SDCKE_1   IOMUX_PAD(0x4b4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDCLK__EMI_DRAM_SDCLK   IOMUX_PAD(0x4b8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDQS0__EMI_DRAM_SDQS_0   IOMUX_PAD(0x4bc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDQS1__EMI_DRAM_SDQS_1   IOMUX_PAD(0x4c0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDQS2__EMI_DRAM_SDQS_2   IOMUX_PAD(0x4c4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SDQS3__EMI_DRAM_SDQS_3   IOMUX_PAD(0x4c8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWE_B__EMI_NANDF_WE_B   IOMUX_PAD(0x4cc, 0x0c8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWE_B__USB_TOP_USBH2_DATA_3   IOMUX_PAD(0x4cc, 0x0c8, 1, 0x9d8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWE_B__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x4cc, 0x0c8, 2, 0x924, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWE_B__GPIO2_18   IOMUX_PAD(0x4cc, 0x0c8, 5, 0x88c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWE_B__ARM11P_TOP_TRACE_0   IOMUX_PAD(0x4cc, 0x0c8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRE_B__EMI_NANDF_RE_B   IOMUX_PAD(0x4d0, 0x0cc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRE_B__USB_TOP_USBH2_DIR   IOMUX_PAD(0x4d0, 0x0cc, 1, 0x9ec, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRE_B__IPU_DISPB_BCLK   IOMUX_PAD(0x4d0, 0x0cc, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRE_B__GPIO2_19   IOMUX_PAD(0x4d0, 0x0cc, 5, 0x890, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRE_B__ARM11P_TOP_TRACE_1   IOMUX_PAD(0x4d0, 0x0cc, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFALE__EMI_NANDF_ALE   IOMUX_PAD(0x4d4, 0x0d0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFALE__USB_TOP_USBH2_STP   IOMUX_PAD(0x4d4, 0x0d0, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFALE__IPU_DISPB_CS0   IOMUX_PAD(0x4d4, 0x0d0, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFALE__GPIO2_20   IOMUX_PAD(0x4d4, 0x0d0, 5, 0x898, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFALE__ARM11P_TOP_TRACE_2   IOMUX_PAD(0x4d4, 0x0d0, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFCLE__EMI_NANDF_CLE   IOMUX_PAD(0x4d8, 0x0d4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFCLE__USB_TOP_USBH2_NXT   IOMUX_PAD(0x4d8, 0x0d4, 1, 0x9f0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFCLE__IPU_DISPB_PAR_RS   IOMUX_PAD(0x4d8, 0x0d4, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFCLE__GPIO2_21   IOMUX_PAD(0x4d8, 0x0d4, 5, 0x89c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFCLE__ARM11P_TOP_TRACE_3   IOMUX_PAD(0x4d8, 0x0d4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWP_B__EMI_NANDF_WP_B   IOMUX_PAD(0x4dc, 0x0d8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWP_B__USB_TOP_USBH2_DATA_7   IOMUX_PAD(0x4dc, 0x0d8, 1, 0x9e8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWP_B__IPU_DISPB_WR   IOMUX_PAD(0x4dc, 0x0d8, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWP_B__GPIO2_22   IOMUX_PAD(0x4dc, 0x0d8, 5, 0x8a0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFWP_B__ARM11P_TOP_TRCTL   IOMUX_PAD(0x4dc, 0x0d8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRB__EMI_NANDF_RB   IOMUX_PAD(0x4e0, 0x0dc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRB__IPU_DISPB_RD   IOMUX_PAD(0x4e0, 0x0dc, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRB__GPIO2_23   IOMUX_PAD(0x4e0, 0x0dc, 5, 0x8a4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_NFRB__ARM11P_TOP_TRCLK   IOMUX_PAD(0x4e0, 0x0dc, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D15__EMI_EIM_D_15   IOMUX_PAD(0x4e4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D14__EMI_EIM_D_14   IOMUX_PAD(0x4e8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D13__EMI_EIM_D_13   IOMUX_PAD(0x4ec, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D12__EMI_EIM_D_12   IOMUX_PAD(0x4f0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D11__EMI_EIM_D_11   IOMUX_PAD(0x4f4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D10__EMI_EIM_D_10   IOMUX_PAD(0x4f8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D9__EMI_EIM_D_9   IOMUX_PAD(0x4fc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D8__EMI_EIM_D_8   IOMUX_PAD(0x500, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D7__EMI_EIM_D_7   IOMUX_PAD(0x504, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D6__EMI_EIM_D_6   IOMUX_PAD(0x508, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D5__EMI_EIM_D_5   IOMUX_PAD(0x50c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D4__EMI_EIM_D_4   IOMUX_PAD(0x510, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3__EMI_EIM_D_3   IOMUX_PAD(0x514, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D2__EMI_EIM_D_2   IOMUX_PAD(0x518, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D1__EMI_EIM_D_1   IOMUX_PAD(0x51c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D0__EMI_EIM_D_0   IOMUX_PAD(0x520, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D8__IPU_CSI_D_8   IOMUX_PAD(0x524, 0x0e0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D8__KPP_COL_0   IOMUX_PAD(0x524, 0x0e0, 1, 0x950, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D8__GPIO1_20   IOMUX_PAD(0x524, 0x0e0, 5, 0x83c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D8__ARM11P_TOP_EVNTBUS_13   IOMUX_PAD(0x524, 0x0e0, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D9__IPU_CSI_D_9   IOMUX_PAD(0x528, 0x0e4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D9__KPP_COL_1   IOMUX_PAD(0x528, 0x0e4, 1, 0x954, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D9__GPIO1_21   IOMUX_PAD(0x528, 0x0e4, 5, 0x840, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D9__ARM11P_TOP_EVNTBUS_14   IOMUX_PAD(0x528, 0x0e4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D10__IPU_CSI_D_10   IOMUX_PAD(0x52c, 0x0e8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D10__KPP_COL_2   IOMUX_PAD(0x52c, 0x0e8, 1, 0x958, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D10__GPIO1_22   IOMUX_PAD(0x52c, 0x0e8, 5, 0x844, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D10__ARM11P_TOP_EVNTBUS_15   IOMUX_PAD(0x52c, 0x0e8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D11__IPU_CSI_D_11   IOMUX_PAD(0x530, 0x0ec, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D11__KPP_COL_3   IOMUX_PAD(0x530, 0x0ec, 1, 0x95c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D11__GPIO1_23   IOMUX_PAD(0x530, 0x0ec, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D12__IPU_CSI_D_12   IOMUX_PAD(0x534, 0x0f0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D12__KPP_ROW_0   IOMUX_PAD(0x534, 0x0f0, 1, 0x970, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D12__GPIO1_24   IOMUX_PAD(0x534, 0x0f0, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D13__IPU_CSI_D_13   IOMUX_PAD(0x538, 0x0f4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D13__KPP_ROW_1   IOMUX_PAD(0x538, 0x0f4, 1, 0x974, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D13__GPIO1_25   IOMUX_PAD(0x538, 0x0f4, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D14__IPU_CSI_D_14   IOMUX_PAD(0x53c, 0x0f8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D14__KPP_ROW_2   IOMUX_PAD(0x53c, 0x0f8, 1, 0x978, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D14__GPIO1_26   IOMUX_PAD(0x53c, 0x0f8, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D15__IPU_CSI_D_15   IOMUX_PAD(0x540, 0x0fc, 0, 0x97c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D15__KPP_ROW_3   IOMUX_PAD(0x540, 0x0fc, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_D15__GPIO1_27   IOMUX_PAD(0x540, 0x0fc, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_MCLK__IPU_CSI_MCLK   IOMUX_PAD(0x544, 0x100, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_MCLK__GPIO1_28   IOMUX_PAD(0x544, 0x100, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_VSYNC__IPU_CSI_VSYNC   IOMUX_PAD(0x548, 0x104, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_VSYNC__GPIO1_29   IOMUX_PAD(0x548, 0x104, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_HSYNC__IPU_CSI_HSYNC   IOMUX_PAD(0x54c, 0x108, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_HSYNC__GPIO1_30   IOMUX_PAD(0x54c, 0x108, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_PIXCLK__IPU_CSI_PIXCLK   IOMUX_PAD(0x550, 0x10c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSI_PIXCLK__GPIO1_31   IOMUX_PAD(0x550, 0x10c, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C1_CLK__I2C1_SCL   IOMUX_PAD(0x554, 0x110, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C1_CLK__GPIO2_24   IOMUX_PAD(0x554, 0x110, 5, 0x8a8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C1_CLK__CCM_USB_BYP_CLK   IOMUX_PAD(0x554, 0x110, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C1_DAT__I2C1_SDA   IOMUX_PAD(0x558, 0x114, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C1_DAT__GPIO2_25   IOMUX_PAD(0x558, 0x114, 5, 0x8ac, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_CLK__I2C2_SCL   IOMUX_PAD(0x55c, 0x118, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_CLK__CAN1_TXCAN   IOMUX_PAD(0x55c, 0x118, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_CLK__USB_TOP_USBH2_PWR   IOMUX_PAD(0x55c, 0x118, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_CLK__GPIO2_26   IOMUX_PAD(0x55c, 0x118, 5, 0x8b0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_CLK__SDMA_DEBUG_BUS_DEVICE_2   IOMUX_PAD(0x55c, 0x118, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_DAT__I2C2_SDA   IOMUX_PAD(0x560, 0x11c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_DAT__CAN1_RXCAN   IOMUX_PAD(0x560, 0x11c, 1, 0x7c8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_DAT__USB_TOP_USBH2_OC   IOMUX_PAD(0x560, 0x11c, 2, 0x9f4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_DAT__GPIO2_27   IOMUX_PAD(0x560, 0x11c, 5, 0x8b4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_I2C2_DAT__SDMA_DEBUG_BUS_DEVICE_3   IOMUX_PAD(0x560, 0x11c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXD4__AUDMUX_AUD4_TXD   IOMUX_PAD(0x564, 0x120, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXD4__GPIO2_28   IOMUX_PAD(0x564, 0x120, 5, 0x8b8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXD4__ARM11P_TOP_ARM_COREASID0   IOMUX_PAD(0x564, 0x120, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD4__AUDMUX_AUD4_RXD   IOMUX_PAD(0x568, 0x124, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD4__GPIO2_29   IOMUX_PAD(0x568, 0x124, 5, 0x8bc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD4__ARM11P_TOP_ARM_COREASID1   IOMUX_PAD(0x568, 0x124, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK4__AUDMUX_AUD4_TXC   IOMUX_PAD(0x56c, 0x128, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK4__GPIO2_30   IOMUX_PAD(0x56c, 0x128, 5, 0x8c4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK4__ARM11P_TOP_ARM_COREASID2   IOMUX_PAD(0x56c, 0x128, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS   IOMUX_PAD(0x570, 0x12c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXFS4__GPIO2_31   IOMUX_PAD(0x570, 0x12c, 5, 0x8c8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXFS4__ARM11P_TOP_ARM_COREASID3   IOMUX_PAD(0x570, 0x12c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXD5__AUDMUX_AUD5_TXD   IOMUX_PAD(0x574, 0x130, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXD5__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x574, 0x130, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXD5__CSPI2_MOSI   IOMUX_PAD(0x574, 0x130, 2, 0x7ec, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXD5__GPIO1_0   IOMUX_PAD(0x574, 0x130, 5, 0x82c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_STXD5__ARM11P_TOP_ARM_COREASID4   IOMUX_PAD(0x574, 0x130, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD5__AUDMUX_AUD5_RXD   IOMUX_PAD(0x578, 0x134, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD5__SPDIF_SPDIF_IN1   IOMUX_PAD(0x578, 0x134, 1, 0x998, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD5__CSPI2_MISO   IOMUX_PAD(0x578, 0x134, 2, 0x7e8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD5__GPIO1_1   IOMUX_PAD(0x578, 0x134, 5, 0x838, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SRXD5__ARM11P_TOP_ARM_COREASID5   IOMUX_PAD(0x578, 0x134, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK5__AUDMUX_AUD5_TXC   IOMUX_PAD(0x57c, 0x138, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK5__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x57c, 0x138, 1, 0x994, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK5__CSPI2_SCLK   IOMUX_PAD(0x57c, 0x138, 2, 0x7e0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK5__GPIO1_2   IOMUX_PAD(0x57c, 0x138, 5, 0x848, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCK5__ARM11P_TOP_ARM_COREASID6   IOMUX_PAD(0x57c, 0x138, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXFS5__AUDMUX_AUD5_TXFS   IOMUX_PAD(0x580, 0x13c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXFS5__CSPI2_RDY   IOMUX_PAD(0x580, 0x13c, 2, 0x7e4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXFS5__GPIO1_3   IOMUX_PAD(0x580, 0x13c, 5, 0x84c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_STXFS5__ARM11P_TOP_ARM_COREASID7   IOMUX_PAD(0x580, 0x13c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCKR__ESAI_SCKR   IOMUX_PAD(0x584, 0x140, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCKR__GPIO1_4   IOMUX_PAD(0x584, 0x140, 5, 0x850, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SCKR__ARM11P_TOP_EVNTBUS_10   IOMUX_PAD(0x584, 0x140, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FSR__ESAI_FSR   IOMUX_PAD(0x588, 0x144, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FSR__GPIO1_5   IOMUX_PAD(0x588, 0x144, 5, 0x854, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FSR__ARM11P_TOP_EVNTBUS_11   IOMUX_PAD(0x588, 0x144, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKR__ESAI_HCKR   IOMUX_PAD(0x58c, 0x148, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKR__AUDMUX_AUD5_RXFS   IOMUX_PAD(0x58c, 0x148, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKR__CSPI2_SS0   IOMUX_PAD(0x58c, 0x148, 2, 0x7f0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKR__IPU_FLASH_STROBE   IOMUX_PAD(0x58c, 0x148, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKR__GPIO1_6   IOMUX_PAD(0x58c, 0x148, 5, 0x858, 1, NO_PAD_CTRL)
 
#define MX35_PAD_HCKR__ARM11P_TOP_EVNTBUS_12   IOMUX_PAD(0x58c, 0x148, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCKT__ESAI_SCKT   IOMUX_PAD(0x590, 0x14c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCKT__GPIO1_7   IOMUX_PAD(0x590, 0x14c, 5, 0x85c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SCKT__IPU_CSI_D_0   IOMUX_PAD(0x590, 0x14c, 6, 0x930, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SCKT__KPP_ROW_2   IOMUX_PAD(0x590, 0x14c, 7, 0x978, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FST__ESAI_FST   IOMUX_PAD(0x594, 0x150, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FST__GPIO1_8   IOMUX_PAD(0x594, 0x150, 5, 0x860, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FST__IPU_CSI_D_1   IOMUX_PAD(0x594, 0x150, 6, 0x934, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FST__KPP_ROW_3   IOMUX_PAD(0x594, 0x150, 7, 0x97c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_HCKT__ESAI_HCKT   IOMUX_PAD(0x598, 0x154, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKT__AUDMUX_AUD5_RXC   IOMUX_PAD(0x598, 0x154, 1, 0x7a8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKT__GPIO1_9   IOMUX_PAD(0x598, 0x154, 5, 0x864, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKT__IPU_CSI_D_2   IOMUX_PAD(0x598, 0x154, 6, 0x938, 0, NO_PAD_CTRL)
 
#define MX35_PAD_HCKT__KPP_COL_3   IOMUX_PAD(0x598, 0x154, 7, 0x95c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX5_RX0__ESAI_TX5_RX0   IOMUX_PAD(0x59c, 0x158, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX5_RX0__AUDMUX_AUD4_RXC   IOMUX_PAD(0x59c, 0x158, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX5_RX0__CSPI2_SS2   IOMUX_PAD(0x59c, 0x158, 2, 0x7f8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX5_RX0__CAN2_TXCAN   IOMUX_PAD(0x59c, 0x158, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX5_RX0__UART2_DTR   IOMUX_PAD(0x59c, 0x158, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX5_RX0__GPIO1_10   IOMUX_PAD(0x59c, 0x158, 5, 0x830, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX5_RX0__EMI_M3IF_CHOSEN_MASTER_0   IOMUX_PAD(0x59c, 0x158, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__ESAI_TX4_RX1   IOMUX_PAD(0x5a0, 0x15c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__AUDMUX_AUD4_RXFS   IOMUX_PAD(0x5a0, 0x15c, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__CSPI2_SS3   IOMUX_PAD(0x5a0, 0x15c, 2, 0x7fc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__CAN2_RXCAN   IOMUX_PAD(0x5a0, 0x15c, 3, 0x7cc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__UART2_DSR   IOMUX_PAD(0x5a0, 0x15c, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__GPIO1_11   IOMUX_PAD(0x5a0, 0x15c, 5, 0x834, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__IPU_CSI_D_3   IOMUX_PAD(0x5a0, 0x15c, 6, 0x93c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX4_RX1__KPP_ROW_0   IOMUX_PAD(0x5a0, 0x15c, 7, 0x970, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX3_RX2__ESAI_TX3_RX2   IOMUX_PAD(0x5a4, 0x160, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX3_RX2__I2C3_SCL   IOMUX_PAD(0x5a4, 0x160, 1, 0x91c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX3_RX2__EMI_NANDF_CE1   IOMUX_PAD(0x5a4, 0x160, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX3_RX2__GPIO1_12   IOMUX_PAD(0x5a4, 0x160, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX3_RX2__IPU_CSI_D_4   IOMUX_PAD(0x5a4, 0x160, 6, 0x940, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX3_RX2__KPP_ROW_1   IOMUX_PAD(0x5a4, 0x160, 7, 0x974, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX2_RX3__ESAI_TX2_RX3   IOMUX_PAD(0x5a8, 0x164, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX2_RX3__I2C3_SDA   IOMUX_PAD(0x5a8, 0x164, 1, 0x920, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX2_RX3__EMI_NANDF_CE2   IOMUX_PAD(0x5a8, 0x164, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX2_RX3__GPIO1_13   IOMUX_PAD(0x5a8, 0x164, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX2_RX3__IPU_CSI_D_5   IOMUX_PAD(0x5a8, 0x164, 6, 0x944, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX2_RX3__KPP_COL_0   IOMUX_PAD(0x5a8, 0x164, 7, 0x950, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__ESAI_TX1   IOMUX_PAD(0x5ac, 0x168, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__CCM_PMIC_RDY   IOMUX_PAD(0x5ac, 0x168, 1, 0x7d4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__CSPI1_SS2   IOMUX_PAD(0x5ac, 0x168, 2, 0x7d8, 2, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__EMI_NANDF_CE3   IOMUX_PAD(0x5ac, 0x168, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__UART2_RI   IOMUX_PAD(0x5ac, 0x168, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__GPIO1_14   IOMUX_PAD(0x5ac, 0x168, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__IPU_CSI_D_6   IOMUX_PAD(0x5ac, 0x168, 6, 0x948, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX1__KPP_COL_1   IOMUX_PAD(0x5ac, 0x168, 7, 0x954, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__ESAI_TX0   IOMUX_PAD(0x5b0, 0x16c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x5b0, 0x16c, 1, 0x994, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__CSPI1_SS3   IOMUX_PAD(0x5b0, 0x16c, 2, 0x7dc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__EMI_DTACK_B   IOMUX_PAD(0x5b0, 0x16c, 3, 0x800, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__UART2_DCD   IOMUX_PAD(0x5b0, 0x16c, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__GPIO1_15   IOMUX_PAD(0x5b0, 0x16c, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__IPU_CSI_D_7   IOMUX_PAD(0x5b0, 0x16c, 6, 0x94c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TX0__KPP_COL_2   IOMUX_PAD(0x5b0, 0x16c, 7, 0x958, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_MOSI__CSPI1_MOSI   IOMUX_PAD(0x5b4, 0x170, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_MOSI__GPIO1_16   IOMUX_PAD(0x5b4, 0x170, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_MOSI__ECT_CTI_TRIG_OUT1_2   IOMUX_PAD(0x5b4, 0x170, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_MISO__CSPI1_MISO   IOMUX_PAD(0x5b8, 0x174, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_MISO__GPIO1_17   IOMUX_PAD(0x5b8, 0x174, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_MISO__ECT_CTI_TRIG_OUT1_3   IOMUX_PAD(0x5b8, 0x174, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS0__CSPI1_SS0   IOMUX_PAD(0x5bc, 0x178, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS0__OWIRE_LINE   IOMUX_PAD(0x5bc, 0x178, 1, 0x990, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS0__CSPI2_SS3   IOMUX_PAD(0x5bc, 0x178, 2, 0x7fc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS0__GPIO1_18   IOMUX_PAD(0x5bc, 0x178, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS0__ECT_CTI_TRIG_OUT1_4   IOMUX_PAD(0x5bc, 0x178, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS1__CSPI1_SS1   IOMUX_PAD(0x5c0, 0x17c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS1__PWM_PWMO   IOMUX_PAD(0x5c0, 0x17c, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS1__CCM_CLK32K   IOMUX_PAD(0x5c0, 0x17c, 2, 0x7d0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS1__GPIO1_19   IOMUX_PAD(0x5c0, 0x17c, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS1__IPU_DIAGB_29   IOMUX_PAD(0x5c0, 0x17c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SS1__ECT_CTI_TRIG_OUT1_5   IOMUX_PAD(0x5c0, 0x17c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SCLK__CSPI1_SCLK   IOMUX_PAD(0x5c4, 0x180, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SCLK__GPIO3_4   IOMUX_PAD(0x5c4, 0x180, 5, 0x904, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SCLK__IPU_DIAGB_30   IOMUX_PAD(0x5c4, 0x180, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SCLK__EMI_M3IF_CHOSEN_MASTER_1   IOMUX_PAD(0x5c4, 0x180, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SPI_RDY__CSPI1_RDY   IOMUX_PAD(0x5c8, 0x184, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SPI_RDY__GPIO3_5   IOMUX_PAD(0x5c8, 0x184, 5, 0x908, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SPI_RDY__IPU_DIAGB_31   IOMUX_PAD(0x5c8, 0x184, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CSPI1_SPI_RDY__EMI_M3IF_CHOSEN_MASTER_2   IOMUX_PAD(0x5c8, 0x184, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RXD1__UART1_RXD_MUX   IOMUX_PAD(0x5cc, 0x188, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RXD1__CSPI2_MOSI   IOMUX_PAD(0x5cc, 0x188, 1, 0x7ec, 1, NO_PAD_CTRL)
 
#define MX35_PAD_RXD1__KPP_COL_4   IOMUX_PAD(0x5cc, 0x188, 4, 0x960, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RXD1__GPIO3_6   IOMUX_PAD(0x5cc, 0x188, 5, 0x90c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RXD1__ARM11P_TOP_EVNTBUS_16   IOMUX_PAD(0x5cc, 0x188, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TXD1__UART1_TXD_MUX   IOMUX_PAD(0x5d0, 0x18c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TXD1__CSPI2_MISO   IOMUX_PAD(0x5d0, 0x18c, 1, 0x7e8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_TXD1__KPP_COL_5   IOMUX_PAD(0x5d0, 0x18c, 4, 0x964, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TXD1__GPIO3_7   IOMUX_PAD(0x5d0, 0x18c, 5, 0x910, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TXD1__ARM11P_TOP_EVNTBUS_17   IOMUX_PAD(0x5d0, 0x18c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__UART1_RTS   IOMUX_PAD(0x5d4, 0x190, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__CSPI2_SCLK   IOMUX_PAD(0x5d4, 0x190, 1, 0x7e0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__I2C3_SCL   IOMUX_PAD(0x5d4, 0x190, 2, 0x91c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__IPU_CSI_D_0   IOMUX_PAD(0x5d4, 0x190, 3, 0x930, 1, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__KPP_COL_6   IOMUX_PAD(0x5d4, 0x190, 4, 0x968, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__GPIO3_8   IOMUX_PAD(0x5d4, 0x190, 5, 0x914, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__EMI_NANDF_CE1   IOMUX_PAD(0x5d4, 0x190, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS1__ARM11P_TOP_EVNTBUS_18   IOMUX_PAD(0x5d4, 0x190, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__UART1_CTS   IOMUX_PAD(0x5d8, 0x194, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__CSPI2_RDY   IOMUX_PAD(0x5d8, 0x194, 1, 0x7e4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__I2C3_SDA   IOMUX_PAD(0x5d8, 0x194, 2, 0x920, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__IPU_CSI_D_1   IOMUX_PAD(0x5d8, 0x194, 3, 0x934, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__KPP_COL_7   IOMUX_PAD(0x5d8, 0x194, 4, 0x96c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__GPIO3_9   IOMUX_PAD(0x5d8, 0x194, 5, 0x918, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__EMI_NANDF_CE2   IOMUX_PAD(0x5d8, 0x194, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS1__ARM11P_TOP_EVNTBUS_19   IOMUX_PAD(0x5d8, 0x194, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RXD2__UART2_RXD_MUX   IOMUX_PAD(0x5dc, 0x198, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RXD2__KPP_ROW_4   IOMUX_PAD(0x5dc, 0x198, 4, 0x980, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RXD2__GPIO3_10   IOMUX_PAD(0x5dc, 0x198, 5, 0x8ec, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TXD2__UART2_TXD_MUX   IOMUX_PAD(0x5e0, 0x19c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TXD2__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x5e0, 0x19c, 1, 0x994, 2, NO_PAD_CTRL)
 
#define MX35_PAD_TXD2__KPP_ROW_5   IOMUX_PAD(0x5e0, 0x19c, 4, 0x984, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TXD2__GPIO3_11   IOMUX_PAD(0x5e0, 0x19c, 5, 0x8f0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__UART2_RTS   IOMUX_PAD(0x5e4, 0x1a0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__SPDIF_SPDIF_IN1   IOMUX_PAD(0x5e4, 0x1a0, 1, 0x998, 1, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__CAN2_RXCAN   IOMUX_PAD(0x5e4, 0x1a0, 2, 0x7cc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__IPU_CSI_D_2   IOMUX_PAD(0x5e4, 0x1a0, 3, 0x938, 1, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__KPP_ROW_6   IOMUX_PAD(0x5e4, 0x1a0, 4, 0x988, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__GPIO3_12   IOMUX_PAD(0x5e4, 0x1a0, 5, 0x8f4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__AUDMUX_AUD5_RXC   IOMUX_PAD(0x5e4, 0x1a0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTS2__UART3_RXD_MUX   IOMUX_PAD(0x5e4, 0x1a0, 7, 0x9a0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__UART2_CTS   IOMUX_PAD(0x5e8, 0x1a4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x5e8, 0x1a4, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__CAN2_TXCAN   IOMUX_PAD(0x5e8, 0x1a4, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__IPU_CSI_D_3   IOMUX_PAD(0x5e8, 0x1a4, 3, 0x93c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__KPP_ROW_7   IOMUX_PAD(0x5e8, 0x1a4, 4, 0x98c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__GPIO3_13   IOMUX_PAD(0x5e8, 0x1a4, 5, 0x8f8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__AUDMUX_AUD5_RXFS   IOMUX_PAD(0x5e8, 0x1a4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CTS2__UART3_TXD_MUX   IOMUX_PAD(0x5e8, 0x1a4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_RTCK__ARM11P_TOP_RTCK   IOMUX_PAD(0x5ec, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TCK__SJC_TCK   IOMUX_PAD(0x5f0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TMS__SJC_TMS   IOMUX_PAD(0x5f4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TDI__SJC_TDI   IOMUX_PAD(0x5f8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TDO__SJC_TDO   IOMUX_PAD(0x5fc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TRSTB__SJC_TRSTB   IOMUX_PAD(0x600, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_DE_B__SJC_DE_B   IOMUX_PAD(0x604, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SJC_MOD__SJC_MOD   IOMUX_PAD(0x608, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR   IOMUX_PAD(0x60c, 0x1a8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_USBOTG_PWR__USB_TOP_USBH2_PWR   IOMUX_PAD(0x60c, 0x1a8, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_USBOTG_PWR__GPIO3_14   IOMUX_PAD(0x60c, 0x1a8, 5, 0x8fc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC   IOMUX_PAD(0x610, 0x1ac, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_USBOTG_OC__USB_TOP_USBH2_OC   IOMUX_PAD(0x610, 0x1ac, 1, 0x9f4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_USBOTG_OC__GPIO3_15   IOMUX_PAD(0x610, 0x1ac, 5, 0x900, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD0__IPU_DISPB_DAT_0   IOMUX_PAD(0x614, 0x1b0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD0__GPIO2_0   IOMUX_PAD(0x614, 0x1b0, 5, 0x868, 1, NO_PAD_CTRL)
 
#define MX35_PAD_LD0__SDMA_SDMA_DEBUG_PC_0   IOMUX_PAD(0x614, 0x1b0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD1__IPU_DISPB_DAT_1   IOMUX_PAD(0x618, 0x1b4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD1__GPIO2_1   IOMUX_PAD(0x618, 0x1b4, 5, 0x894, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD1__SDMA_SDMA_DEBUG_PC_1   IOMUX_PAD(0x618, 0x1b4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD2__IPU_DISPB_DAT_2   IOMUX_PAD(0x61c, 0x1b8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD2__GPIO2_2   IOMUX_PAD(0x61c, 0x1b8, 5, 0x8c0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD2__SDMA_SDMA_DEBUG_PC_2   IOMUX_PAD(0x61c, 0x1b8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD3__IPU_DISPB_DAT_3   IOMUX_PAD(0x620, 0x1bc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD3__GPIO2_3   IOMUX_PAD(0x620, 0x1bc, 5, 0x8cc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD3__SDMA_SDMA_DEBUG_PC_3   IOMUX_PAD(0x620, 0x1bc, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD4__IPU_DISPB_DAT_4   IOMUX_PAD(0x624, 0x1c0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD4__GPIO2_4   IOMUX_PAD(0x624, 0x1c0, 5, 0x8d0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD4__SDMA_SDMA_DEBUG_PC_4   IOMUX_PAD(0x624, 0x1c0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD5__IPU_DISPB_DAT_5   IOMUX_PAD(0x628, 0x1c4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD5__GPIO2_5   IOMUX_PAD(0x628, 0x1c4, 5, 0x8d4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD5__SDMA_SDMA_DEBUG_PC_5   IOMUX_PAD(0x628, 0x1c4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD6__IPU_DISPB_DAT_6   IOMUX_PAD(0x62c, 0x1c8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD6__GPIO2_6   IOMUX_PAD(0x62c, 0x1c8, 5, 0x8d8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD6__SDMA_SDMA_DEBUG_PC_6   IOMUX_PAD(0x62c, 0x1c8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD7__IPU_DISPB_DAT_7   IOMUX_PAD(0x630, 0x1cc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD7__GPIO2_7   IOMUX_PAD(0x630, 0x1cc, 5, 0x8dc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD7__SDMA_SDMA_DEBUG_PC_7   IOMUX_PAD(0x630, 0x1cc, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD8__IPU_DISPB_DAT_8   IOMUX_PAD(0x634, 0x1d0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD8__GPIO2_8   IOMUX_PAD(0x634, 0x1d0, 5, 0x8e0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD8__SDMA_SDMA_DEBUG_PC_8   IOMUX_PAD(0x634, 0x1d0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD9__IPU_DISPB_DAT_9   IOMUX_PAD(0x638, 0x1d4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD9__GPIO2_9   IOMUX_PAD(0x638, 0x1d4, 5, 0x8e4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD9__SDMA_SDMA_DEBUG_PC_9   IOMUX_PAD(0x638, 0x1d4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD10__IPU_DISPB_DAT_10   IOMUX_PAD(0x63c, 0x1d8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD10__GPIO2_10   IOMUX_PAD(0x63c, 0x1d8, 5, 0x86c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD10__SDMA_SDMA_DEBUG_PC_10   IOMUX_PAD(0x63c, 0x1d8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD11__IPU_DISPB_DAT_11   IOMUX_PAD(0x640, 0x1dc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD11__GPIO2_11   IOMUX_PAD(0x640, 0x1dc, 5, 0x870, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD11__SDMA_SDMA_DEBUG_PC_11   IOMUX_PAD(0x640, 0x1dc, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD11__ARM11P_TOP_TRACE_4   IOMUX_PAD(0x640, 0x1dc, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD12__IPU_DISPB_DAT_12   IOMUX_PAD(0x644, 0x1e0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD12__GPIO2_12   IOMUX_PAD(0x644, 0x1e0, 5, 0x874, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD12__SDMA_SDMA_DEBUG_PC_12   IOMUX_PAD(0x644, 0x1e0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD12__ARM11P_TOP_TRACE_5   IOMUX_PAD(0x644, 0x1e0, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD13__IPU_DISPB_DAT_13   IOMUX_PAD(0x648, 0x1e4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD13__GPIO2_13   IOMUX_PAD(0x648, 0x1e4, 5, 0x878, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD13__SDMA_SDMA_DEBUG_PC_13   IOMUX_PAD(0x648, 0x1e4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD13__ARM11P_TOP_TRACE_6   IOMUX_PAD(0x648, 0x1e4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD14__IPU_DISPB_DAT_14   IOMUX_PAD(0x64c, 0x1e8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD14__GPIO2_14   IOMUX_PAD(0x64c, 0x1e8, 5, 0x87c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD14__SDMA_SDMA_DEBUG_EVENT_CHANNEL_0   IOMUX_PAD(0x64c, 0x1e8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD14__ARM11P_TOP_TRACE_7   IOMUX_PAD(0x64c, 0x1e8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD15__IPU_DISPB_DAT_15   IOMUX_PAD(0x650, 0x1ec, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD15__GPIO2_15   IOMUX_PAD(0x650, 0x1ec, 5, 0x880, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD15__SDMA_SDMA_DEBUG_EVENT_CHANNEL_1   IOMUX_PAD(0x650, 0x1ec, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD15__ARM11P_TOP_TRACE_8   IOMUX_PAD(0x650, 0x1ec, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD16__IPU_DISPB_DAT_16   IOMUX_PAD(0x654, 0x1f0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD16__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x654, 0x1f0, 2, 0x928, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD16__GPIO2_16   IOMUX_PAD(0x654, 0x1f0, 5, 0x884, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD16__SDMA_SDMA_DEBUG_EVENT_CHANNEL_2   IOMUX_PAD(0x654, 0x1f0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD16__ARM11P_TOP_TRACE_9   IOMUX_PAD(0x654, 0x1f0, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD17__IPU_DISPB_DAT_17   IOMUX_PAD(0x658, 0x1f4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD17__IPU_DISPB_CS2   IOMUX_PAD(0x658, 0x1f4, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD17__GPIO2_17   IOMUX_PAD(0x658, 0x1f4, 5, 0x888, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD17__SDMA_SDMA_DEBUG_EVENT_CHANNEL_3   IOMUX_PAD(0x658, 0x1f4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD17__ARM11P_TOP_TRACE_10   IOMUX_PAD(0x658, 0x1f4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__IPU_DISPB_DAT_18   IOMUX_PAD(0x65c, 0x1f8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x65c, 0x1f8, 1, 0x924, 1, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x65c, 0x1f8, 2, 0x928, 1, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__ESDHC3_CMD   IOMUX_PAD(0x65c, 0x1f8, 3, 0x818, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__USB_TOP_USBOTG_DATA_3   IOMUX_PAD(0x65c, 0x1f8, 4, 0x9b0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__GPIO3_24   IOMUX_PAD(0x65c, 0x1f8, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__SDMA_SDMA_DEBUG_EVENT_CHANNEL_4   IOMUX_PAD(0x65c, 0x1f8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD18__ARM11P_TOP_TRACE_11   IOMUX_PAD(0x65c, 0x1f8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__IPU_DISPB_DAT_19   IOMUX_PAD(0x660, 0x1fc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__IPU_DISPB_BCLK   IOMUX_PAD(0x660, 0x1fc, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__IPU_DISPB_CS1   IOMUX_PAD(0x660, 0x1fc, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__ESDHC3_CLK   IOMUX_PAD(0x660, 0x1fc, 3, 0x814, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__USB_TOP_USBOTG_DIR   IOMUX_PAD(0x660, 0x1fc, 4, 0x9c4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__GPIO3_25   IOMUX_PAD(0x660, 0x1fc, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__SDMA_SDMA_DEBUG_EVENT_CHANNEL_5   IOMUX_PAD(0x660, 0x1fc, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD19__ARM11P_TOP_TRACE_12   IOMUX_PAD(0x660, 0x1fc, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD20__IPU_DISPB_DAT_20   IOMUX_PAD(0x664, 0x200, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD20__IPU_DISPB_CS0   IOMUX_PAD(0x664, 0x200, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD20__IPU_DISPB_SD_CLK   IOMUX_PAD(0x664, 0x200, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD20__ESDHC3_DAT0   IOMUX_PAD(0x664, 0x200, 3, 0x81c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD20__GPIO3_26   IOMUX_PAD(0x664, 0x200, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD20__SDMA_SDMA_DEBUG_CORE_STATUS_3   IOMUX_PAD(0x664, 0x200, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD20__ARM11P_TOP_TRACE_13   IOMUX_PAD(0x664, 0x200, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__IPU_DISPB_DAT_21   IOMUX_PAD(0x668, 0x204, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__IPU_DISPB_PAR_RS   IOMUX_PAD(0x668, 0x204, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__IPU_DISPB_SER_RS   IOMUX_PAD(0x668, 0x204, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__ESDHC3_DAT1   IOMUX_PAD(0x668, 0x204, 3, 0x820, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__USB_TOP_USBOTG_STP   IOMUX_PAD(0x668, 0x204, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__GPIO3_27   IOMUX_PAD(0x668, 0x204, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__SDMA_DEBUG_EVENT_CHANNEL_SEL   IOMUX_PAD(0x668, 0x204, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD21__ARM11P_TOP_TRACE_14   IOMUX_PAD(0x668, 0x204, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__IPU_DISPB_DAT_22   IOMUX_PAD(0x66c, 0x208, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__IPU_DISPB_WR   IOMUX_PAD(0x66c, 0x208, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__IPU_DISPB_SD_D_I   IOMUX_PAD(0x66c, 0x208, 2, 0x92c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__ESDHC3_DAT2   IOMUX_PAD(0x66c, 0x208, 3, 0x824, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__USB_TOP_USBOTG_NXT   IOMUX_PAD(0x66c, 0x208, 4, 0x9c8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__GPIO3_28   IOMUX_PAD(0x66c, 0x208, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__SDMA_DEBUG_BUS_ERROR   IOMUX_PAD(0x66c, 0x208, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD22__ARM11P_TOP_TRCTL   IOMUX_PAD(0x66c, 0x208, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__IPU_DISPB_DAT_23   IOMUX_PAD(0x670, 0x20c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__IPU_DISPB_RD   IOMUX_PAD(0x670, 0x20c, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x670, 0x20c, 2, 0x92c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__ESDHC3_DAT3   IOMUX_PAD(0x670, 0x20c, 3, 0x828, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__USB_TOP_USBOTG_DATA_7   IOMUX_PAD(0x670, 0x20c, 4, 0x9c0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__GPIO3_29   IOMUX_PAD(0x670, 0x20c, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__SDMA_DEBUG_MATCHED_DMBUS   IOMUX_PAD(0x670, 0x20c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_LD23__ARM11P_TOP_TRCLK   IOMUX_PAD(0x670, 0x20c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_HSYNC__IPU_DISPB_D3_HSYNC   IOMUX_PAD(0x674, 0x210, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_HSYNC__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x674, 0x210, 2, 0x92c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_D3_HSYNC__GPIO3_30   IOMUX_PAD(0x674, 0x210, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_HSYNC__SDMA_DEBUG_RTBUFFER_WRITE   IOMUX_PAD(0x674, 0x210, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_HSYNC__ARM11P_TOP_TRACE_15   IOMUX_PAD(0x674, 0x210, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_FPSHIFT__IPU_DISPB_D3_CLK   IOMUX_PAD(0x678, 0x214, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_FPSHIFT__IPU_DISPB_SD_CLK   IOMUX_PAD(0x678, 0x214, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_FPSHIFT__GPIO3_31   IOMUX_PAD(0x678, 0x214, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_FPSHIFT__SDMA_SDMA_DEBUG_CORE_STATUS_0   IOMUX_PAD(0x678, 0x214, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_FPSHIFT__ARM11P_TOP_TRACE_16   IOMUX_PAD(0x678, 0x214, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_DRDY__IPU_DISPB_D3_DRDY   IOMUX_PAD(0x67c, 0x218, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_DRDY__IPU_DISPB_SD_D_O   IOMUX_PAD(0x67c, 0x218, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_DRDY__GPIO1_0   IOMUX_PAD(0x67c, 0x218, 5, 0x82c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_D3_DRDY__SDMA_SDMA_DEBUG_CORE_STATUS_1   IOMUX_PAD(0x67c, 0x218, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_DRDY__ARM11P_TOP_TRACE_17   IOMUX_PAD(0x67c, 0x218, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CONTRAST__IPU_DISPB_CONTR   IOMUX_PAD(0x680, 0x21c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CONTRAST__GPIO1_1   IOMUX_PAD(0x680, 0x21c, 5, 0x838, 2, NO_PAD_CTRL)
 
#define MX35_PAD_CONTRAST__SDMA_SDMA_DEBUG_CORE_STATUS_2   IOMUX_PAD(0x680, 0x21c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_CONTRAST__ARM11P_TOP_TRACE_18   IOMUX_PAD(0x680, 0x21c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_VSYNC__IPU_DISPB_D3_VSYNC   IOMUX_PAD(0x684, 0x220, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_VSYNC__IPU_DISPB_CS1   IOMUX_PAD(0x684, 0x220, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_VSYNC__GPIO1_2   IOMUX_PAD(0x684, 0x220, 5, 0x848, 1, NO_PAD_CTRL)
 
#define MX35_PAD_D3_VSYNC__SDMA_DEBUG_YIELD   IOMUX_PAD(0x684, 0x220, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_VSYNC__ARM11P_TOP_TRACE_19   IOMUX_PAD(0x684, 0x220, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_REV__IPU_DISPB_D3_REV   IOMUX_PAD(0x688, 0x224, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_REV__IPU_DISPB_SER_RS   IOMUX_PAD(0x688, 0x224, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_REV__GPIO1_3   IOMUX_PAD(0x688, 0x224, 5, 0x84c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_D3_REV__SDMA_DEBUG_BUS_RWB   IOMUX_PAD(0x688, 0x224, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_REV__ARM11P_TOP_TRACE_20   IOMUX_PAD(0x688, 0x224, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_CLS__IPU_DISPB_D3_CLS   IOMUX_PAD(0x68c, 0x228, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_CLS__IPU_DISPB_CS2   IOMUX_PAD(0x68c, 0x228, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_CLS__GPIO1_4   IOMUX_PAD(0x68c, 0x228, 5, 0x850, 2, NO_PAD_CTRL)
 
#define MX35_PAD_D3_CLS__SDMA_DEBUG_BUS_DEVICE_0   IOMUX_PAD(0x68c, 0x228, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_CLS__ARM11P_TOP_TRACE_21   IOMUX_PAD(0x68c, 0x228, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_SPL__IPU_DISPB_D3_SPL   IOMUX_PAD(0x690, 0x22c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_SPL__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x690, 0x22c, 2, 0x928, 2, NO_PAD_CTRL)
 
#define MX35_PAD_D3_SPL__GPIO1_5   IOMUX_PAD(0x690, 0x22c, 5, 0x854, 2, NO_PAD_CTRL)
 
#define MX35_PAD_D3_SPL__SDMA_DEBUG_BUS_DEVICE_1   IOMUX_PAD(0x690, 0x22c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_D3_SPL__ARM11P_TOP_TRACE_22   IOMUX_PAD(0x690, 0x22c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CMD__ESDHC1_CMD   IOMUX_PAD(0x694, 0x230, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CMD__MSHC_SCLK   IOMUX_PAD(0x694, 0x230, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CMD__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x694, 0x230, 3, 0x924, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CMD__USB_TOP_USBOTG_DATA_4   IOMUX_PAD(0x694, 0x230, 4, 0x9b4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CMD__GPIO1_6   IOMUX_PAD(0x694, 0x230, 5, 0x858, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CMD__ARM11P_TOP_TRCTL   IOMUX_PAD(0x694, 0x230, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CLK__ESDHC1_CLK   IOMUX_PAD(0x698, 0x234, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CLK__MSHC_BS   IOMUX_PAD(0x698, 0x234, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CLK__IPU_DISPB_BCLK   IOMUX_PAD(0x698, 0x234, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CLK__USB_TOP_USBOTG_DATA_5   IOMUX_PAD(0x698, 0x234, 4, 0x9b8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CLK__GPIO1_7   IOMUX_PAD(0x698, 0x234, 5, 0x85c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_CLK__ARM11P_TOP_TRCLK   IOMUX_PAD(0x698, 0x234, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA0__ESDHC1_DAT0   IOMUX_PAD(0x69c, 0x238, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA0__MSHC_DATA_0   IOMUX_PAD(0x69c, 0x238, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA0__IPU_DISPB_CS0   IOMUX_PAD(0x69c, 0x238, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA0__USB_TOP_USBOTG_DATA_6   IOMUX_PAD(0x69c, 0x238, 4, 0x9bc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA0__GPIO1_8   IOMUX_PAD(0x69c, 0x238, 5, 0x860, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA0__ARM11P_TOP_TRACE_23   IOMUX_PAD(0x69c, 0x238, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA1__ESDHC1_DAT1   IOMUX_PAD(0x6a0, 0x23c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA1__MSHC_DATA_1   IOMUX_PAD(0x6a0, 0x23c, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA1__IPU_DISPB_PAR_RS   IOMUX_PAD(0x6a0, 0x23c, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA1__USB_TOP_USBOTG_DATA_0   IOMUX_PAD(0x6a0, 0x23c, 4, 0x9a4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA1__GPIO1_9   IOMUX_PAD(0x6a0, 0x23c, 5, 0x864, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA1__ARM11P_TOP_TRACE_24   IOMUX_PAD(0x6a0, 0x23c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA2__ESDHC1_DAT2   IOMUX_PAD(0x6a4, 0x240, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA2__MSHC_DATA_2   IOMUX_PAD(0x6a4, 0x240, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA2__IPU_DISPB_WR   IOMUX_PAD(0x6a4, 0x240, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA2__USB_TOP_USBOTG_DATA_1   IOMUX_PAD(0x6a4, 0x240, 4, 0x9a8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA2__GPIO1_10   IOMUX_PAD(0x6a4, 0x240, 5, 0x830, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA2__ARM11P_TOP_TRACE_25   IOMUX_PAD(0x6a4, 0x240, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA3__ESDHC1_DAT3   IOMUX_PAD(0x6a8, 0x244, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA3__MSHC_DATA_3   IOMUX_PAD(0x6a8, 0x244, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA3__IPU_DISPB_RD   IOMUX_PAD(0x6a8, 0x244, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA3__USB_TOP_USBOTG_DATA_2   IOMUX_PAD(0x6a8, 0x244, 4, 0x9ac, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA3__GPIO1_11   IOMUX_PAD(0x6a8, 0x244, 5, 0x834, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD1_DATA3__ARM11P_TOP_TRACE_26   IOMUX_PAD(0x6a8, 0x244, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__ESDHC2_CMD   IOMUX_PAD(0x6ac, 0x248, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__I2C3_SCL   IOMUX_PAD(0x6ac, 0x248, 1, 0x91c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__ESDHC1_DAT4   IOMUX_PAD(0x6ac, 0x248, 2, 0x804, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__IPU_CSI_D_2   IOMUX_PAD(0x6ac, 0x248, 3, 0x938, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__USB_TOP_USBH2_DATA_4   IOMUX_PAD(0x6ac, 0x248, 4, 0x9dc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__GPIO2_0   IOMUX_PAD(0x6ac, 0x248, 5, 0x868, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x6ac, 0x248, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CMD__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x6ac, 0x248, 7, 0x928, 3, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__ESDHC2_CLK   IOMUX_PAD(0x6b0, 0x24c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__I2C3_SDA   IOMUX_PAD(0x6b0, 0x24c, 1, 0x920, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__ESDHC1_DAT5   IOMUX_PAD(0x6b0, 0x24c, 2, 0x808, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__IPU_CSI_D_3   IOMUX_PAD(0x6b0, 0x24c, 3, 0x93c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__USB_TOP_USBH2_DATA_5   IOMUX_PAD(0x6b0, 0x24c, 4, 0x9e0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__GPIO2_1   IOMUX_PAD(0x6b0, 0x24c, 5, 0x894, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__SPDIF_SPDIF_IN1   IOMUX_PAD(0x6b0, 0x24c, 6, 0x998, 2, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_CLK__IPU_DISPB_CS2   IOMUX_PAD(0x6b0, 0x24c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA0__ESDHC2_DAT0   IOMUX_PAD(0x6b4, 0x250, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA0__UART3_RXD_MUX   IOMUX_PAD(0x6b4, 0x250, 1, 0x9a0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA0__ESDHC1_DAT6   IOMUX_PAD(0x6b4, 0x250, 2, 0x80c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA0__IPU_CSI_D_4   IOMUX_PAD(0x6b4, 0x250, 3, 0x940, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA0__USB_TOP_USBH2_DATA_6   IOMUX_PAD(0x6b4, 0x250, 4, 0x9e4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA0__GPIO2_2   IOMUX_PAD(0x6b4, 0x250, 5, 0x8c0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA0__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x6b4, 0x250, 6, 0x994, 3, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA1__ESDHC2_DAT1   IOMUX_PAD(0x6b8, 0x254, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA1__UART3_TXD_MUX   IOMUX_PAD(0x6b8, 0x254, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA1__ESDHC1_DAT7   IOMUX_PAD(0x6b8, 0x254, 2, 0x810, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA1__IPU_CSI_D_5   IOMUX_PAD(0x6b8, 0x254, 3, 0x944, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA1__USB_TOP_USBH2_DATA_0   IOMUX_PAD(0x6b8, 0x254, 4, 0x9cc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA1__GPIO2_3   IOMUX_PAD(0x6b8, 0x254, 5, 0x8cc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA2__ESDHC2_DAT2   IOMUX_PAD(0x6bc, 0x258, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA2__UART3_RTS   IOMUX_PAD(0x6bc, 0x258, 1, 0x99c, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA2__CAN1_RXCAN   IOMUX_PAD(0x6bc, 0x258, 2, 0x7c8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA2__IPU_CSI_D_6   IOMUX_PAD(0x6bc, 0x258, 3, 0x948, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA2__USB_TOP_USBH2_DATA_1   IOMUX_PAD(0x6bc, 0x258, 4, 0x9d0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA2__GPIO2_4   IOMUX_PAD(0x6bc, 0x258, 5, 0x8d0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA3__ESDHC2_DAT3   IOMUX_PAD(0x6c0, 0x25c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA3__UART3_CTS   IOMUX_PAD(0x6c0, 0x25c, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA3__CAN1_TXCAN   IOMUX_PAD(0x6c0, 0x25c, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA3__IPU_CSI_D_7   IOMUX_PAD(0x6c0, 0x25c, 3, 0x94c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA3__USB_TOP_USBH2_DATA_2   IOMUX_PAD(0x6c0, 0x25c, 4, 0x9d4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_SD2_DATA3__GPIO2_5   IOMUX_PAD(0x6c0, 0x25c, 5, 0x8d4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS0__ATA_CS0   IOMUX_PAD(0x6c4, 0x260, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS0__CSPI1_SS3   IOMUX_PAD(0x6c4, 0x260, 1, 0x7dc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS0__IPU_DISPB_CS1   IOMUX_PAD(0x6c4, 0x260, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS0__GPIO2_6   IOMUX_PAD(0x6c4, 0x260, 5, 0x8d8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS0__IPU_DIAGB_0   IOMUX_PAD(0x6c4, 0x260, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS0__ARM11P_TOP_MAX1_HMASTER_0   IOMUX_PAD(0x6c4, 0x260, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS1__ATA_CS1   IOMUX_PAD(0x6c8, 0x264, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS1__IPU_DISPB_CS2   IOMUX_PAD(0x6c8, 0x264, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS1__CSPI2_SS0   IOMUX_PAD(0x6c8, 0x264, 4, 0x7f0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS1__GPIO2_7   IOMUX_PAD(0x6c8, 0x264, 5, 0x8dc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS1__IPU_DIAGB_1   IOMUX_PAD(0x6c8, 0x264, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_CS1__ARM11P_TOP_MAX1_HMASTER_1   IOMUX_PAD(0x6c8, 0x264, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__ATA_DIOR   IOMUX_PAD(0x6cc, 0x268, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__ESDHC3_DAT0   IOMUX_PAD(0x6cc, 0x268, 1, 0x81c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__USB_TOP_USBOTG_DIR   IOMUX_PAD(0x6cc, 0x268, 2, 0x9c4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__IPU_DISPB_BE0   IOMUX_PAD(0x6cc, 0x268, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__CSPI2_SS1   IOMUX_PAD(0x6cc, 0x268, 4, 0x7f4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__GPIO2_8   IOMUX_PAD(0x6cc, 0x268, 5, 0x8e0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__IPU_DIAGB_2   IOMUX_PAD(0x6cc, 0x268, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOR__ARM11P_TOP_MAX1_HMASTER_2   IOMUX_PAD(0x6cc, 0x268, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__ATA_DIOW   IOMUX_PAD(0x6d0, 0x26c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__ESDHC3_DAT1   IOMUX_PAD(0x6d0, 0x26c, 1, 0x820, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__USB_TOP_USBOTG_STP   IOMUX_PAD(0x6d0, 0x26c, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__IPU_DISPB_BE1   IOMUX_PAD(0x6d0, 0x26c, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__CSPI2_MOSI   IOMUX_PAD(0x6d0, 0x26c, 4, 0x7ec, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__GPIO2_9   IOMUX_PAD(0x6d0, 0x26c, 5, 0x8e4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__IPU_DIAGB_3   IOMUX_PAD(0x6d0, 0x26c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DIOW__ARM11P_TOP_MAX1_HMASTER_3   IOMUX_PAD(0x6d0, 0x26c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMACK__ATA_DMACK   IOMUX_PAD(0x6d4, 0x270, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMACK__ESDHC3_DAT2   IOMUX_PAD(0x6d4, 0x270, 1, 0x824, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMACK__USB_TOP_USBOTG_NXT   IOMUX_PAD(0x6d4, 0x270, 2, 0x9c8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMACK__CSPI2_MISO   IOMUX_PAD(0x6d4, 0x270, 4, 0x7e8, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMACK__GPIO2_10   IOMUX_PAD(0x6d4, 0x270, 5, 0x86c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMACK__IPU_DIAGB_4   IOMUX_PAD(0x6d4, 0x270, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMACK__ARM11P_TOP_MAX0_HMASTER_0   IOMUX_PAD(0x6d4, 0x270, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__ATA_RESET_B   IOMUX_PAD(0x6d8, 0x274, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__ESDHC3_DAT3   IOMUX_PAD(0x6d8, 0x274, 1, 0x828, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__USB_TOP_USBOTG_DATA_0   IOMUX_PAD(0x6d8, 0x274, 2, 0x9a4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__IPU_DISPB_SD_D_O   IOMUX_PAD(0x6d8, 0x274, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__CSPI2_RDY   IOMUX_PAD(0x6d8, 0x274, 4, 0x7e4, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__GPIO2_11   IOMUX_PAD(0x6d8, 0x274, 5, 0x870, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__IPU_DIAGB_5   IOMUX_PAD(0x6d8, 0x274, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_RESET_B__ARM11P_TOP_MAX0_HMASTER_1   IOMUX_PAD(0x6d8, 0x274, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__ATA_IORDY   IOMUX_PAD(0x6dc, 0x278, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__ESDHC3_DAT4   IOMUX_PAD(0x6dc, 0x278, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__USB_TOP_USBOTG_DATA_1   IOMUX_PAD(0x6dc, 0x278, 2, 0x9a8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x6dc, 0x278, 3, 0x92c, 3, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__ESDHC2_DAT4   IOMUX_PAD(0x6dc, 0x278, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__GPIO2_12   IOMUX_PAD(0x6dc, 0x278, 5, 0x874, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__IPU_DIAGB_6   IOMUX_PAD(0x6dc, 0x278, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_IORDY__ARM11P_TOP_MAX0_HMASTER_2   IOMUX_PAD(0x6dc, 0x278, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__ATA_DATA_0   IOMUX_PAD(0x6e0, 0x27c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__ESDHC3_DAT5   IOMUX_PAD(0x6e0, 0x27c, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__USB_TOP_USBOTG_DATA_2   IOMUX_PAD(0x6e0, 0x27c, 2, 0x9ac, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x6e0, 0x27c, 3, 0x928, 4, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__ESDHC2_DAT5   IOMUX_PAD(0x6e0, 0x27c, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__GPIO2_13   IOMUX_PAD(0x6e0, 0x27c, 5, 0x878, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__IPU_DIAGB_7   IOMUX_PAD(0x6e0, 0x27c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA0__ARM11P_TOP_MAX0_HMASTER_3   IOMUX_PAD(0x6e0, 0x27c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__ATA_DATA_1   IOMUX_PAD(0x6e4, 0x280, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__ESDHC3_DAT6   IOMUX_PAD(0x6e4, 0x280, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__USB_TOP_USBOTG_DATA_3   IOMUX_PAD(0x6e4, 0x280, 2, 0x9b0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__IPU_DISPB_SD_CLK   IOMUX_PAD(0x6e4, 0x280, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__ESDHC2_DAT6   IOMUX_PAD(0x6e4, 0x280, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__GPIO2_14   IOMUX_PAD(0x6e4, 0x280, 5, 0x87c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__IPU_DIAGB_8   IOMUX_PAD(0x6e4, 0x280, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA1__ARM11P_TOP_TRACE_27   IOMUX_PAD(0x6e4, 0x280, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__ATA_DATA_2   IOMUX_PAD(0x6e8, 0x284, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__ESDHC3_DAT7   IOMUX_PAD(0x6e8, 0x284, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__USB_TOP_USBOTG_DATA_4   IOMUX_PAD(0x6e8, 0x284, 2, 0x9b4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__IPU_DISPB_SER_RS   IOMUX_PAD(0x6e8, 0x284, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__ESDHC2_DAT7   IOMUX_PAD(0x6e8, 0x284, 4, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__GPIO2_15   IOMUX_PAD(0x6e8, 0x284, 5, 0x880, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__IPU_DIAGB_9   IOMUX_PAD(0x6e8, 0x284, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA2__ARM11P_TOP_TRACE_28   IOMUX_PAD(0x6e8, 0x284, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA3__ATA_DATA_3   IOMUX_PAD(0x6ec, 0x288, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA3__ESDHC3_CLK   IOMUX_PAD(0x6ec, 0x288, 1, 0x814, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA3__USB_TOP_USBOTG_DATA_5   IOMUX_PAD(0x6ec, 0x288, 2, 0x9b8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA3__CSPI2_SCLK   IOMUX_PAD(0x6ec, 0x288, 4, 0x7e0, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA3__GPIO2_16   IOMUX_PAD(0x6ec, 0x288, 5, 0x884, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA3__IPU_DIAGB_10   IOMUX_PAD(0x6ec, 0x288, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA3__ARM11P_TOP_TRACE_29   IOMUX_PAD(0x6ec, 0x288, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA4__ATA_DATA_4   IOMUX_PAD(0x6f0, 0x28c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA4__ESDHC3_CMD   IOMUX_PAD(0x6f0, 0x28c, 1, 0x818, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA4__USB_TOP_USBOTG_DATA_6   IOMUX_PAD(0x6f0, 0x28c, 2, 0x9bc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA4__GPIO2_17   IOMUX_PAD(0x6f0, 0x28c, 5, 0x888, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA4__IPU_DIAGB_11   IOMUX_PAD(0x6f0, 0x28c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA4__ARM11P_TOP_TRACE_30   IOMUX_PAD(0x6f0, 0x28c, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA5__ATA_DATA_5   IOMUX_PAD(0x6f4, 0x290, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA5__USB_TOP_USBOTG_DATA_7   IOMUX_PAD(0x6f4, 0x290, 2, 0x9c0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA5__GPIO2_18   IOMUX_PAD(0x6f4, 0x290, 5, 0x88c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA5__IPU_DIAGB_12   IOMUX_PAD(0x6f4, 0x290, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA5__ARM11P_TOP_TRACE_31   IOMUX_PAD(0x6f4, 0x290, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA6__ATA_DATA_6   IOMUX_PAD(0x6f8, 0x294, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA6__CAN1_TXCAN   IOMUX_PAD(0x6f8, 0x294, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA6__UART1_DTR   IOMUX_PAD(0x6f8, 0x294, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA6__AUDMUX_AUD6_TXD   IOMUX_PAD(0x6f8, 0x294, 3, 0x7b4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA6__GPIO2_19   IOMUX_PAD(0x6f8, 0x294, 5, 0x890, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA6__IPU_DIAGB_13   IOMUX_PAD(0x6f8, 0x294, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA7__ATA_DATA_7   IOMUX_PAD(0x6fc, 0x298, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA7__CAN1_RXCAN   IOMUX_PAD(0x6fc, 0x298, 1, 0x7c8, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA7__UART1_DSR   IOMUX_PAD(0x6fc, 0x298, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA7__AUDMUX_AUD6_RXD   IOMUX_PAD(0x6fc, 0x298, 3, 0x7b0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA7__GPIO2_20   IOMUX_PAD(0x6fc, 0x298, 5, 0x898, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA7__IPU_DIAGB_14   IOMUX_PAD(0x6fc, 0x298, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA8__ATA_DATA_8   IOMUX_PAD(0x700, 0x29c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA8__UART3_RTS   IOMUX_PAD(0x700, 0x29c, 1, 0x99c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA8__UART1_RI   IOMUX_PAD(0x700, 0x29c, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA8__AUDMUX_AUD6_TXC   IOMUX_PAD(0x700, 0x29c, 3, 0x7c0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA8__GPIO2_21   IOMUX_PAD(0x700, 0x29c, 5, 0x89c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA8__IPU_DIAGB_15   IOMUX_PAD(0x700, 0x29c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA9__ATA_DATA_9   IOMUX_PAD(0x704, 0x2a0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA9__UART3_CTS   IOMUX_PAD(0x704, 0x2a0, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA9__UART1_DCD   IOMUX_PAD(0x704, 0x2a0, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA9__AUDMUX_AUD6_TXFS   IOMUX_PAD(0x704, 0x2a0, 3, 0x7c4, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA9__GPIO2_22   IOMUX_PAD(0x704, 0x2a0, 5, 0x8a0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA9__IPU_DIAGB_16   IOMUX_PAD(0x704, 0x2a0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA10__ATA_DATA_10   IOMUX_PAD(0x708, 0x2a4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA10__UART3_RXD_MUX   IOMUX_PAD(0x708, 0x2a4, 1, 0x9a0, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA10__AUDMUX_AUD6_RXC   IOMUX_PAD(0x708, 0x2a4, 3, 0x7b8, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA10__GPIO2_23   IOMUX_PAD(0x708, 0x2a4, 5, 0x8a4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA10__IPU_DIAGB_17   IOMUX_PAD(0x708, 0x2a4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA11__ATA_DATA_11   IOMUX_PAD(0x70c, 0x2a8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA11__UART3_TXD_MUX   IOMUX_PAD(0x70c, 0x2a8, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA11__AUDMUX_AUD6_RXFS   IOMUX_PAD(0x70c, 0x2a8, 3, 0x7bc, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA11__GPIO2_24   IOMUX_PAD(0x70c, 0x2a8, 5, 0x8a8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA11__IPU_DIAGB_18   IOMUX_PAD(0x70c, 0x2a8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA12__ATA_DATA_12   IOMUX_PAD(0x710, 0x2ac, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA12__I2C3_SCL   IOMUX_PAD(0x710, 0x2ac, 1, 0x91c, 3, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA12__GPIO2_25   IOMUX_PAD(0x710, 0x2ac, 5, 0x8ac, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA12__IPU_DIAGB_19   IOMUX_PAD(0x710, 0x2ac, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA13__ATA_DATA_13   IOMUX_PAD(0x714, 0x2b0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA13__I2C3_SDA   IOMUX_PAD(0x714, 0x2b0, 1, 0x920, 3, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA13__GPIO2_26   IOMUX_PAD(0x714, 0x2b0, 5, 0x8b0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA13__IPU_DIAGB_20   IOMUX_PAD(0x714, 0x2b0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA14__ATA_DATA_14   IOMUX_PAD(0x718, 0x2b4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA14__IPU_CSI_D_0   IOMUX_PAD(0x718, 0x2b4, 1, 0x930, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA14__KPP_ROW_0   IOMUX_PAD(0x718, 0x2b4, 3, 0x970, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA14__GPIO2_27   IOMUX_PAD(0x718, 0x2b4, 5, 0x8b4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA14__IPU_DIAGB_21   IOMUX_PAD(0x718, 0x2b4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA15__ATA_DATA_15   IOMUX_PAD(0x71c, 0x2b8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA15__IPU_CSI_D_1   IOMUX_PAD(0x71c, 0x2b8, 1, 0x934, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA15__KPP_ROW_1   IOMUX_PAD(0x71c, 0x2b8, 3, 0x974, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA15__GPIO2_28   IOMUX_PAD(0x71c, 0x2b8, 5, 0x8b8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DATA15__IPU_DIAGB_22   IOMUX_PAD(0x71c, 0x2b8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_INTRQ__ATA_INTRQ   IOMUX_PAD(0x720, 0x2bc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_INTRQ__IPU_CSI_D_2   IOMUX_PAD(0x720, 0x2bc, 1, 0x938, 3, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_INTRQ__KPP_ROW_2   IOMUX_PAD(0x720, 0x2bc, 3, 0x978, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_INTRQ__GPIO2_29   IOMUX_PAD(0x720, 0x2bc, 5, 0x8bc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_INTRQ__IPU_DIAGB_23   IOMUX_PAD(0x720, 0x2bc, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_BUFF_EN__ATA_BUFFER_EN   IOMUX_PAD(0x724, 0x2c0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_BUFF_EN__IPU_CSI_D_3   IOMUX_PAD(0x724, 0x2c0, 1, 0x93c, 3, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_BUFF_EN__KPP_ROW_3   IOMUX_PAD(0x724, 0x2c0, 3, 0x97c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_BUFF_EN__GPIO2_30   IOMUX_PAD(0x724, 0x2c0, 5, 0x8c4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_BUFF_EN__IPU_DIAGB_24   IOMUX_PAD(0x724, 0x2c0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMARQ__ATA_DMARQ   IOMUX_PAD(0x728, 0x2c4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMARQ__IPU_CSI_D_4   IOMUX_PAD(0x728, 0x2c4, 1, 0x940, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMARQ__KPP_COL_0   IOMUX_PAD(0x728, 0x2c4, 3, 0x950, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMARQ__GPIO2_31   IOMUX_PAD(0x728, 0x2c4, 5, 0x8c8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMARQ__IPU_DIAGB_25   IOMUX_PAD(0x728, 0x2c4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DMARQ__ECT_CTI_TRIG_IN1_4   IOMUX_PAD(0x728, 0x2c4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA0__ATA_DA_0   IOMUX_PAD(0x72c, 0x2c8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA0__IPU_CSI_D_5   IOMUX_PAD(0x72c, 0x2c8, 1, 0x944, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA0__KPP_COL_1   IOMUX_PAD(0x72c, 0x2c8, 3, 0x954, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA0__GPIO3_0   IOMUX_PAD(0x72c, 0x2c8, 5, 0x8e8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA0__IPU_DIAGB_26   IOMUX_PAD(0x72c, 0x2c8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA0__ECT_CTI_TRIG_IN1_5   IOMUX_PAD(0x72c, 0x2c8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA1__ATA_DA_1   IOMUX_PAD(0x730, 0x2cc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA1__IPU_CSI_D_6   IOMUX_PAD(0x730, 0x2cc, 1, 0x948, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA1__KPP_COL_2   IOMUX_PAD(0x730, 0x2cc, 3, 0x958, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA1__GPIO3_1   IOMUX_PAD(0x730, 0x2cc, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA1__IPU_DIAGB_27   IOMUX_PAD(0x730, 0x2cc, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA1__ECT_CTI_TRIG_IN1_6   IOMUX_PAD(0x730, 0x2cc, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA2__ATA_DA_2   IOMUX_PAD(0x734, 0x2d0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA2__IPU_CSI_D_7   IOMUX_PAD(0x734, 0x2d0, 1, 0x94c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA2__KPP_COL_3   IOMUX_PAD(0x734, 0x2d0, 3, 0x95c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA2__GPIO3_2   IOMUX_PAD(0x734, 0x2d0, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA2__IPU_DIAGB_28   IOMUX_PAD(0x734, 0x2d0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_ATA_DA2__ECT_CTI_TRIG_IN1_7   IOMUX_PAD(0x734, 0x2d0, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_MLB_CLK__MLB_MLBCLK   IOMUX_PAD(0x738, 0x2d4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_MLB_CLK__GPIO3_3   IOMUX_PAD(0x738, 0x2d4, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_MLB_DAT__MLB_MLBDAT   IOMUX_PAD(0x73c, 0x2d8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_MLB_DAT__GPIO3_4   IOMUX_PAD(0x73c, 0x2d8, 5, 0x904, 1, NO_PAD_CTRL)
 
#define MX35_PAD_MLB_SIG__MLB_MLBSIG   IOMUX_PAD(0x740, 0x2dc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_MLB_SIG__GPIO3_5   IOMUX_PAD(0x740, 0x2dc, 5, 0x908, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__FEC_TX_CLK   IOMUX_PAD(0x744, 0x2e0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__ESDHC1_DAT4   IOMUX_PAD(0x744, 0x2e0, 1, 0x804, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__UART3_RXD_MUX   IOMUX_PAD(0x744, 0x2e0, 2, 0x9a0, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__USB_TOP_USBH2_DIR   IOMUX_PAD(0x744, 0x2e0, 3, 0x9ec, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__CSPI2_MOSI   IOMUX_PAD(0x744, 0x2e0, 4, 0x7ec, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__GPIO3_6   IOMUX_PAD(0x744, 0x2e0, 5, 0x90c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x744, 0x2e0, 6, 0x928, 5, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_CLK__ARM11P_TOP_EVNTBUS_0   IOMUX_PAD(0x744, 0x2e0, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__FEC_RX_CLK   IOMUX_PAD(0x748, 0x2e4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__ESDHC1_DAT5   IOMUX_PAD(0x748, 0x2e4, 1, 0x808, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__UART3_TXD_MUX   IOMUX_PAD(0x748, 0x2e4, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__USB_TOP_USBH2_STP   IOMUX_PAD(0x748, 0x2e4, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__CSPI2_MISO   IOMUX_PAD(0x748, 0x2e4, 4, 0x7e8, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__GPIO3_7   IOMUX_PAD(0x748, 0x2e4, 5, 0x910, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__IPU_DISPB_SD_D_I   IOMUX_PAD(0x748, 0x2e4, 6, 0x92c, 4, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_CLK__ARM11P_TOP_EVNTBUS_1   IOMUX_PAD(0x748, 0x2e4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__FEC_RX_DV   IOMUX_PAD(0x74c, 0x2e8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__ESDHC1_DAT6   IOMUX_PAD(0x74c, 0x2e8, 1, 0x80c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__UART3_RTS   IOMUX_PAD(0x74c, 0x2e8, 2, 0x99c, 2, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__USB_TOP_USBH2_NXT   IOMUX_PAD(0x74c, 0x2e8, 3, 0x9f0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__CSPI2_SCLK   IOMUX_PAD(0x74c, 0x2e8, 4, 0x7e0, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__GPIO3_8   IOMUX_PAD(0x74c, 0x2e8, 5, 0x914, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__IPU_DISPB_SD_CLK   IOMUX_PAD(0x74c, 0x2e8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_DV__ARM11P_TOP_EVNTBUS_2   IOMUX_PAD(0x74c, 0x2e8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__FEC_COL   IOMUX_PAD(0x750, 0x2ec, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__ESDHC1_DAT7   IOMUX_PAD(0x750, 0x2ec, 1, 0x810, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__UART3_CTS   IOMUX_PAD(0x750, 0x2ec, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__USB_TOP_USBH2_DATA_0   IOMUX_PAD(0x750, 0x2ec, 3, 0x9cc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__CSPI2_RDY   IOMUX_PAD(0x750, 0x2ec, 4, 0x7e4, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__GPIO3_9   IOMUX_PAD(0x750, 0x2ec, 5, 0x918, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__IPU_DISPB_SER_RS   IOMUX_PAD(0x750, 0x2ec, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_COL__ARM11P_TOP_EVNTBUS_3   IOMUX_PAD(0x750, 0x2ec, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__FEC_RDATA_0   IOMUX_PAD(0x754, 0x2f0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__PWM_PWMO   IOMUX_PAD(0x754, 0x2f0, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__UART3_DTR   IOMUX_PAD(0x754, 0x2f0, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__USB_TOP_USBH2_DATA_1   IOMUX_PAD(0x754, 0x2f0, 3, 0x9d0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__CSPI2_SS0   IOMUX_PAD(0x754, 0x2f0, 4, 0x7f0, 2, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__GPIO3_10   IOMUX_PAD(0x754, 0x2f0, 5, 0x8ec, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__IPU_DISPB_CS1   IOMUX_PAD(0x754, 0x2f0, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA0__ARM11P_TOP_EVNTBUS_4   IOMUX_PAD(0x754, 0x2f0, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__FEC_TDATA_0   IOMUX_PAD(0x758, 0x2f4, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x758, 0x2f4, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__UART3_DSR   IOMUX_PAD(0x758, 0x2f4, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__USB_TOP_USBH2_DATA_2   IOMUX_PAD(0x758, 0x2f4, 3, 0x9d4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__CSPI2_SS1   IOMUX_PAD(0x758, 0x2f4, 4, 0x7f4, 2, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__GPIO3_11   IOMUX_PAD(0x758, 0x2f4, 5, 0x8f0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__IPU_DISPB_CS0   IOMUX_PAD(0x758, 0x2f4, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA0__ARM11P_TOP_EVNTBUS_5   IOMUX_PAD(0x758, 0x2f4, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_EN__FEC_TX_EN   IOMUX_PAD(0x75c, 0x2f8, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_EN__SPDIF_SPDIF_IN1   IOMUX_PAD(0x75c, 0x2f8, 1, 0x998, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_EN__UART3_RI   IOMUX_PAD(0x75c, 0x2f8, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_EN__USB_TOP_USBH2_DATA_3   IOMUX_PAD(0x75c, 0x2f8, 3, 0x9d8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_EN__GPIO3_12   IOMUX_PAD(0x75c, 0x2f8, 5, 0x8f4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_EN__IPU_DISPB_PAR_RS   IOMUX_PAD(0x75c, 0x2f8, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_EN__ARM11P_TOP_EVNTBUS_6   IOMUX_PAD(0x75c, 0x2f8, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDC__FEC_MDC   IOMUX_PAD(0x760, 0x2fc, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDC__CAN2_TXCAN   IOMUX_PAD(0x760, 0x2fc, 1, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDC__UART3_DCD   IOMUX_PAD(0x760, 0x2fc, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDC__USB_TOP_USBH2_DATA_4   IOMUX_PAD(0x760, 0x2fc, 3, 0x9dc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDC__GPIO3_13   IOMUX_PAD(0x760, 0x2fc, 5, 0x8f8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDC__IPU_DISPB_WR   IOMUX_PAD(0x760, 0x2fc, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDC__ARM11P_TOP_EVNTBUS_7   IOMUX_PAD(0x760, 0x2fc, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDIO__FEC_MDIO   IOMUX_PAD(0x764, 0x300, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDIO__CAN2_RXCAN   IOMUX_PAD(0x764, 0x300, 1, 0x7cc, 2, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDIO__USB_TOP_USBH2_DATA_5   IOMUX_PAD(0x764, 0x300, 3, 0x9e0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDIO__GPIO3_14   IOMUX_PAD(0x764, 0x300, 5, 0x8fc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDIO__IPU_DISPB_RD   IOMUX_PAD(0x764, 0x300, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_MDIO__ARM11P_TOP_EVNTBUS_8   IOMUX_PAD(0x764, 0x300, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_ERR__FEC_TX_ERR   IOMUX_PAD(0x768, 0x304, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_ERR__OWIRE_LINE   IOMUX_PAD(0x768, 0x304, 1, 0x990, 2, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_ERR__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x768, 0x304, 2, 0x994, 4, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_ERR__USB_TOP_USBH2_DATA_6   IOMUX_PAD(0x768, 0x304, 3, 0x9e4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_ERR__GPIO3_15   IOMUX_PAD(0x768, 0x304, 5, 0x900, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_ERR__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x768, 0x304, 6, 0x924, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TX_ERR__ARM11P_TOP_EVNTBUS_9   IOMUX_PAD(0x768, 0x304, 7, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_ERR__FEC_RX_ERR   IOMUX_PAD(0x76c, 0x308, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_ERR__IPU_CSI_D_0   IOMUX_PAD(0x76c, 0x308, 1, 0x930, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_ERR__USB_TOP_USBH2_DATA_7   IOMUX_PAD(0x76c, 0x308, 3, 0x9e8, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_ERR__KPP_COL_4   IOMUX_PAD(0x76c, 0x308, 4, 0x960, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_ERR__GPIO3_16   IOMUX_PAD(0x76c, 0x308, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RX_ERR__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x76c, 0x308, 6, 0x92c, 5, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_CRS__FEC_CRS   IOMUX_PAD(0x770, 0x30c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_CRS__IPU_CSI_D_1   IOMUX_PAD(0x770, 0x30c, 1, 0x934, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_CRS__USB_TOP_USBH2_PWR   IOMUX_PAD(0x770, 0x30c, 3, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_CRS__KPP_COL_5   IOMUX_PAD(0x770, 0x30c, 4, 0x964, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_CRS__GPIO3_17   IOMUX_PAD(0x770, 0x30c, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_CRS__IPU_FLASH_STROBE   IOMUX_PAD(0x770, 0x30c, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA1__FEC_RDATA_1   IOMUX_PAD(0x774, 0x310, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA1__IPU_CSI_D_2   IOMUX_PAD(0x774, 0x310, 1, 0x938, 4, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA1__AUDMUX_AUD6_RXC   IOMUX_PAD(0x774, 0x310, 2, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA1__USB_TOP_USBH2_OC   IOMUX_PAD(0x774, 0x310, 3, 0x9f4, 2, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA1__KPP_COL_6   IOMUX_PAD(0x774, 0x310, 4, 0x968, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA1__GPIO3_18   IOMUX_PAD(0x774, 0x310, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA1__IPU_DISPB_BE0   IOMUX_PAD(0x774, 0x310, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA1__FEC_TDATA_1   IOMUX_PAD(0x778, 0x314, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA1__IPU_CSI_D_3   IOMUX_PAD(0x778, 0x314, 1, 0x93c, 4, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA1__AUDMUX_AUD6_RXFS   IOMUX_PAD(0x778, 0x314, 2, 0x7bc, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA1__KPP_COL_7   IOMUX_PAD(0x778, 0x314, 4, 0x96c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA1__GPIO3_19   IOMUX_PAD(0x778, 0x314, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA1__IPU_DISPB_BE1   IOMUX_PAD(0x778, 0x314, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA2__FEC_RDATA_2   IOMUX_PAD(0x77c, 0x318, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA2__IPU_CSI_D_4   IOMUX_PAD(0x77c, 0x318, 1, 0x940, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA2__AUDMUX_AUD6_TXD   IOMUX_PAD(0x77c, 0x318, 2, 0x7b4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA2__KPP_ROW_4   IOMUX_PAD(0x77c, 0x318, 4, 0x980, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA2__GPIO3_20   IOMUX_PAD(0x77c, 0x318, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA2__FEC_TDATA_2   IOMUX_PAD(0x780, 0x31c, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA2__IPU_CSI_D_5   IOMUX_PAD(0x780, 0x31c, 1, 0x944, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA2__AUDMUX_AUD6_RXD   IOMUX_PAD(0x780, 0x31c, 2, 0x7b0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA2__KPP_ROW_5   IOMUX_PAD(0x780, 0x31c, 4, 0x984, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA2__GPIO3_21   IOMUX_PAD(0x780, 0x31c, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA3__FEC_RDATA_3   IOMUX_PAD(0x784, 0x320, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA3__IPU_CSI_D_6   IOMUX_PAD(0x784, 0x320, 1, 0x948, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA3__AUDMUX_AUD6_TXC   IOMUX_PAD(0x784, 0x320, 2, 0x7c0, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA3__KPP_ROW_6   IOMUX_PAD(0x784, 0x320, 4, 0x988, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_RDATA3__GPIO3_22   IOMUX_PAD(0x784, 0x320, 6, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA3__FEC_TDATA_3   IOMUX_PAD(0x788, 0x324, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA3__IPU_CSI_D_7   IOMUX_PAD(0x788, 0x324, 1, 0x94c, 3, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA3__AUDMUX_AUD6_TXFS   IOMUX_PAD(0x788, 0x324, 2, 0x7c4, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA3__KPP_ROW_7   IOMUX_PAD(0x788, 0x324, 4, 0x98c, 1, NO_PAD_CTRL)
 
#define MX35_PAD_FEC_TDATA3__GPIO3_23   IOMUX_PAD(0x788, 0x324, 5, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_EXT_ARMCLK__CCM_EXT_ARMCLK   IOMUX_PAD(0x78c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 
#define MX35_PAD_TEST_MODE__TCU_TEST_MODE   IOMUX_PAD(0x790, 0x0, 0, 0x0, 0, NO_PAD_CTRL)
 

Macro Definition Documentation

#define MX35_PAD_A0__EMI_EIM_DA_L_0   IOMUX_PAD(0x368, 0x028, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 86 of file iomux-mx35.h.

#define MX35_PAD_A10__EMI_EIM_DA_H_10   IOMUX_PAD(0x390, 0x050, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 106 of file iomux-mx35.h.

#define MX35_PAD_A11__EMI_EIM_DA_H_11   IOMUX_PAD(0x398, 0x058, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 110 of file iomux-mx35.h.

#define MX35_PAD_A12__EMI_EIM_DA_H_12   IOMUX_PAD(0x39c, 0x05c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 112 of file iomux-mx35.h.

#define MX35_PAD_A13__EMI_EIM_DA_H_13   IOMUX_PAD(0x3a0, 0x060, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 114 of file iomux-mx35.h.

#define MX35_PAD_A14__EMI_EIM_DA_H2_14   IOMUX_PAD(0x3a4, 0x064, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 116 of file iomux-mx35.h.

#define MX35_PAD_A15__EMI_EIM_DA_H2_15   IOMUX_PAD(0x3a8, 0x068, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 118 of file iomux-mx35.h.

#define MX35_PAD_A16__EMI_EIM_A_16   IOMUX_PAD(0x3ac, 0x06c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 120 of file iomux-mx35.h.

#define MX35_PAD_A17__EMI_EIM_A_17   IOMUX_PAD(0x3b0, 0x070, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 122 of file iomux-mx35.h.

#define MX35_PAD_A18__EMI_EIM_A_18   IOMUX_PAD(0x3b4, 0x074, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 124 of file iomux-mx35.h.

#define MX35_PAD_A19__EMI_EIM_A_19   IOMUX_PAD(0x3b8, 0x078, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 126 of file iomux-mx35.h.

#define MX35_PAD_A1__EMI_EIM_DA_L_1   IOMUX_PAD(0x36c, 0x02c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 88 of file iomux-mx35.h.

#define MX35_PAD_A20__EMI_EIM_A_20   IOMUX_PAD(0x3bc, 0x07c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 128 of file iomux-mx35.h.

#define MX35_PAD_A21__EMI_EIM_A_21   IOMUX_PAD(0x3c0, 0x080, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 130 of file iomux-mx35.h.

#define MX35_PAD_A22__EMI_EIM_A_22   IOMUX_PAD(0x3c4, 0x084, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 132 of file iomux-mx35.h.

#define MX35_PAD_A23__EMI_EIM_A_23   IOMUX_PAD(0x3c8, 0x088, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 134 of file iomux-mx35.h.

#define MX35_PAD_A24__EMI_EIM_A_24   IOMUX_PAD(0x3cc, 0x08c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 136 of file iomux-mx35.h.

#define MX35_PAD_A25__EMI_EIM_A_25   IOMUX_PAD(0x3d0, 0x090, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 138 of file iomux-mx35.h.

#define MX35_PAD_A2__EMI_EIM_DA_L_2   IOMUX_PAD(0x370, 0x030, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 90 of file iomux-mx35.h.

#define MX35_PAD_A3__EMI_EIM_DA_L_3   IOMUX_PAD(0x374, 0x034, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 92 of file iomux-mx35.h.

#define MX35_PAD_A4__EMI_EIM_DA_L_4   IOMUX_PAD(0x378, 0x038, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 94 of file iomux-mx35.h.

#define MX35_PAD_A5__EMI_EIM_DA_L_5   IOMUX_PAD(0x37c, 0x03c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 96 of file iomux-mx35.h.

#define MX35_PAD_A6__EMI_EIM_DA_L_6   IOMUX_PAD(0x380, 0x040, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 98 of file iomux-mx35.h.

#define MX35_PAD_A7__EMI_EIM_DA_L_7   IOMUX_PAD(0x384, 0x044, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 100 of file iomux-mx35.h.

#define MX35_PAD_A8__EMI_EIM_DA_H_8   IOMUX_PAD(0x388, 0x048, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 102 of file iomux-mx35.h.

#define MX35_PAD_A9__EMI_EIM_DA_H_9   IOMUX_PAD(0x38c, 0x04c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 104 of file iomux-mx35.h.

#define MX35_PAD_ATA_BUFF_EN__ATA_BUFFER_EN   IOMUX_PAD(0x724, 0x2c0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1081 of file iomux-mx35.h.

#define MX35_PAD_ATA_BUFF_EN__GPIO2_30   IOMUX_PAD(0x724, 0x2c0, 5, 0x8c4, 1, NO_PAD_CTRL)

Definition at line 1084 of file iomux-mx35.h.

#define MX35_PAD_ATA_BUFF_EN__IPU_CSI_D_3   IOMUX_PAD(0x724, 0x2c0, 1, 0x93c, 3, NO_PAD_CTRL)

Definition at line 1082 of file iomux-mx35.h.

#define MX35_PAD_ATA_BUFF_EN__IPU_DIAGB_24   IOMUX_PAD(0x724, 0x2c0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1085 of file iomux-mx35.h.

#define MX35_PAD_ATA_BUFF_EN__KPP_ROW_3   IOMUX_PAD(0x724, 0x2c0, 3, 0x97c, 2, NO_PAD_CTRL)

Definition at line 1083 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS0__ARM11P_TOP_MAX1_HMASTER_0   IOMUX_PAD(0x6c4, 0x260, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 912 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS0__ATA_CS0   IOMUX_PAD(0x6c4, 0x260, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 907 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS0__CSPI1_SS3   IOMUX_PAD(0x6c4, 0x260, 1, 0x7dc, 1, NO_PAD_CTRL)

Definition at line 908 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS0__GPIO2_6   IOMUX_PAD(0x6c4, 0x260, 5, 0x8d8, 1, NO_PAD_CTRL)

Definition at line 910 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS0__IPU_DIAGB_0   IOMUX_PAD(0x6c4, 0x260, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 911 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS0__IPU_DISPB_CS1   IOMUX_PAD(0x6c4, 0x260, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 909 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS1__ARM11P_TOP_MAX1_HMASTER_1   IOMUX_PAD(0x6c8, 0x264, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 919 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS1__ATA_CS1   IOMUX_PAD(0x6c8, 0x264, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 914 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS1__CSPI2_SS0   IOMUX_PAD(0x6c8, 0x264, 4, 0x7f0, 1, NO_PAD_CTRL)

Definition at line 916 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS1__GPIO2_7   IOMUX_PAD(0x6c8, 0x264, 5, 0x8dc, 1, NO_PAD_CTRL)

Definition at line 917 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS1__IPU_DIAGB_1   IOMUX_PAD(0x6c8, 0x264, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 918 of file iomux-mx35.h.

#define MX35_PAD_ATA_CS1__IPU_DISPB_CS2   IOMUX_PAD(0x6c8, 0x264, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 915 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA0__ATA_DA_0   IOMUX_PAD(0x72c, 0x2c8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1094 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA0__ECT_CTI_TRIG_IN1_5   IOMUX_PAD(0x72c, 0x2c8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1099 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA0__GPIO3_0   IOMUX_PAD(0x72c, 0x2c8, 5, 0x8e8, 1, NO_PAD_CTRL)

Definition at line 1097 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA0__IPU_CSI_D_5   IOMUX_PAD(0x72c, 0x2c8, 1, 0x944, 2, NO_PAD_CTRL)

Definition at line 1095 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA0__IPU_DIAGB_26   IOMUX_PAD(0x72c, 0x2c8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1098 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA0__KPP_COL_1   IOMUX_PAD(0x72c, 0x2c8, 3, 0x954, 2, NO_PAD_CTRL)

Definition at line 1096 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA1__ATA_DA_1   IOMUX_PAD(0x730, 0x2cc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1101 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA1__ECT_CTI_TRIG_IN1_6   IOMUX_PAD(0x730, 0x2cc, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1106 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA1__GPIO3_1   IOMUX_PAD(0x730, 0x2cc, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1104 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA1__IPU_CSI_D_6   IOMUX_PAD(0x730, 0x2cc, 1, 0x948, 2, NO_PAD_CTRL)

Definition at line 1102 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA1__IPU_DIAGB_27   IOMUX_PAD(0x730, 0x2cc, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1105 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA1__KPP_COL_2   IOMUX_PAD(0x730, 0x2cc, 3, 0x958, 2, NO_PAD_CTRL)

Definition at line 1103 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA2__ATA_DA_2   IOMUX_PAD(0x734, 0x2d0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1108 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA2__ECT_CTI_TRIG_IN1_7   IOMUX_PAD(0x734, 0x2d0, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1113 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA2__GPIO3_2   IOMUX_PAD(0x734, 0x2d0, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1111 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA2__IPU_CSI_D_7   IOMUX_PAD(0x734, 0x2d0, 1, 0x94c, 2, NO_PAD_CTRL)

Definition at line 1109 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA2__IPU_DIAGB_28   IOMUX_PAD(0x734, 0x2d0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1112 of file iomux-mx35.h.

#define MX35_PAD_ATA_DA2__KPP_COL_3   IOMUX_PAD(0x734, 0x2d0, 3, 0x95c, 2, NO_PAD_CTRL)

Definition at line 1110 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__ARM11P_TOP_MAX0_HMASTER_3   IOMUX_PAD(0x6e0, 0x27c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 972 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__ATA_DATA_0   IOMUX_PAD(0x6e0, 0x27c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 965 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__ESDHC2_DAT5   IOMUX_PAD(0x6e0, 0x27c, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 969 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__ESDHC3_DAT5   IOMUX_PAD(0x6e0, 0x27c, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 966 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__GPIO2_13   IOMUX_PAD(0x6e0, 0x27c, 5, 0x878, 1, NO_PAD_CTRL)

Definition at line 970 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__IPU_DIAGB_7   IOMUX_PAD(0x6e0, 0x27c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 971 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x6e0, 0x27c, 3, 0x928, 4, NO_PAD_CTRL)

Definition at line 968 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA0__USB_TOP_USBOTG_DATA_2   IOMUX_PAD(0x6e0, 0x27c, 2, 0x9ac, 1, NO_PAD_CTRL)

Definition at line 967 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA10__ATA_DATA_10   IOMUX_PAD(0x708, 0x2a4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1041 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA10__AUDMUX_AUD6_RXC   IOMUX_PAD(0x708, 0x2a4, 3, 0x7b8, 0, NO_PAD_CTRL)

Definition at line 1043 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA10__GPIO2_23   IOMUX_PAD(0x708, 0x2a4, 5, 0x8a4, 1, NO_PAD_CTRL)

Definition at line 1044 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA10__IPU_DIAGB_17   IOMUX_PAD(0x708, 0x2a4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1045 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA10__UART3_RXD_MUX   IOMUX_PAD(0x708, 0x2a4, 1, 0x9a0, 2, NO_PAD_CTRL)

Definition at line 1042 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA11__ATA_DATA_11   IOMUX_PAD(0x70c, 0x2a8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1047 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA11__AUDMUX_AUD6_RXFS   IOMUX_PAD(0x70c, 0x2a8, 3, 0x7bc, 0, NO_PAD_CTRL)

Definition at line 1049 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA11__GPIO2_24   IOMUX_PAD(0x70c, 0x2a8, 5, 0x8a8, 1, NO_PAD_CTRL)

Definition at line 1050 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA11__IPU_DIAGB_18   IOMUX_PAD(0x70c, 0x2a8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1051 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA11__UART3_TXD_MUX   IOMUX_PAD(0x70c, 0x2a8, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 1048 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA12__ATA_DATA_12   IOMUX_PAD(0x710, 0x2ac, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1053 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA12__GPIO2_25   IOMUX_PAD(0x710, 0x2ac, 5, 0x8ac, 1, NO_PAD_CTRL)

Definition at line 1055 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA12__I2C3_SCL   IOMUX_PAD(0x710, 0x2ac, 1, 0x91c, 3, NO_PAD_CTRL)

Definition at line 1054 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA12__IPU_DIAGB_19   IOMUX_PAD(0x710, 0x2ac, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1056 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA13__ATA_DATA_13   IOMUX_PAD(0x714, 0x2b0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1058 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA13__GPIO2_26   IOMUX_PAD(0x714, 0x2b0, 5, 0x8b0, 1, NO_PAD_CTRL)

Definition at line 1060 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA13__I2C3_SDA   IOMUX_PAD(0x714, 0x2b0, 1, 0x920, 3, NO_PAD_CTRL)

Definition at line 1059 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA13__IPU_DIAGB_20   IOMUX_PAD(0x714, 0x2b0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1061 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA14__ATA_DATA_14   IOMUX_PAD(0x718, 0x2b4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1063 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA14__GPIO2_27   IOMUX_PAD(0x718, 0x2b4, 5, 0x8b4, 1, NO_PAD_CTRL)

Definition at line 1066 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA14__IPU_CSI_D_0   IOMUX_PAD(0x718, 0x2b4, 1, 0x930, 2, NO_PAD_CTRL)

Definition at line 1064 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA14__IPU_DIAGB_21   IOMUX_PAD(0x718, 0x2b4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1067 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA14__KPP_ROW_0   IOMUX_PAD(0x718, 0x2b4, 3, 0x970, 2, NO_PAD_CTRL)

Definition at line 1065 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA15__ATA_DATA_15   IOMUX_PAD(0x71c, 0x2b8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1069 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA15__GPIO2_28   IOMUX_PAD(0x71c, 0x2b8, 5, 0x8b8, 1, NO_PAD_CTRL)

Definition at line 1072 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA15__IPU_CSI_D_1   IOMUX_PAD(0x71c, 0x2b8, 1, 0x934, 2, NO_PAD_CTRL)

Definition at line 1070 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA15__IPU_DIAGB_22   IOMUX_PAD(0x71c, 0x2b8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1073 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA15__KPP_ROW_1   IOMUX_PAD(0x71c, 0x2b8, 3, 0x974, 2, NO_PAD_CTRL)

Definition at line 1071 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__ARM11P_TOP_TRACE_27   IOMUX_PAD(0x6e4, 0x280, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 981 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__ATA_DATA_1   IOMUX_PAD(0x6e4, 0x280, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 974 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__ESDHC2_DAT6   IOMUX_PAD(0x6e4, 0x280, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 978 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__ESDHC3_DAT6   IOMUX_PAD(0x6e4, 0x280, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 975 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__GPIO2_14   IOMUX_PAD(0x6e4, 0x280, 5, 0x87c, 1, NO_PAD_CTRL)

Definition at line 979 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__IPU_DIAGB_8   IOMUX_PAD(0x6e4, 0x280, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 980 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__IPU_DISPB_SD_CLK   IOMUX_PAD(0x6e4, 0x280, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 977 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA1__USB_TOP_USBOTG_DATA_3   IOMUX_PAD(0x6e4, 0x280, 2, 0x9b0, 1, NO_PAD_CTRL)

Definition at line 976 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__ARM11P_TOP_TRACE_28   IOMUX_PAD(0x6e8, 0x284, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 990 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__ATA_DATA_2   IOMUX_PAD(0x6e8, 0x284, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 983 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__ESDHC2_DAT7   IOMUX_PAD(0x6e8, 0x284, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 987 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__ESDHC3_DAT7   IOMUX_PAD(0x6e8, 0x284, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 984 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__GPIO2_15   IOMUX_PAD(0x6e8, 0x284, 5, 0x880, 1, NO_PAD_CTRL)

Definition at line 988 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__IPU_DIAGB_9   IOMUX_PAD(0x6e8, 0x284, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 989 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__IPU_DISPB_SER_RS   IOMUX_PAD(0x6e8, 0x284, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 986 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA2__USB_TOP_USBOTG_DATA_4   IOMUX_PAD(0x6e8, 0x284, 2, 0x9b4, 1, NO_PAD_CTRL)

Definition at line 985 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA3__ARM11P_TOP_TRACE_29   IOMUX_PAD(0x6ec, 0x288, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 998 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA3__ATA_DATA_3   IOMUX_PAD(0x6ec, 0x288, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 992 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA3__CSPI2_SCLK   IOMUX_PAD(0x6ec, 0x288, 4, 0x7e0, 2, NO_PAD_CTRL)

Definition at line 995 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA3__ESDHC3_CLK   IOMUX_PAD(0x6ec, 0x288, 1, 0x814, 1, NO_PAD_CTRL)

Definition at line 993 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA3__GPIO2_16   IOMUX_PAD(0x6ec, 0x288, 5, 0x884, 1, NO_PAD_CTRL)

Definition at line 996 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA3__IPU_DIAGB_10   IOMUX_PAD(0x6ec, 0x288, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 997 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA3__USB_TOP_USBOTG_DATA_5   IOMUX_PAD(0x6ec, 0x288, 2, 0x9b8, 1, NO_PAD_CTRL)

Definition at line 994 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA4__ARM11P_TOP_TRACE_30   IOMUX_PAD(0x6f0, 0x28c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1005 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA4__ATA_DATA_4   IOMUX_PAD(0x6f0, 0x28c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1000 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA4__ESDHC3_CMD   IOMUX_PAD(0x6f0, 0x28c, 1, 0x818, 1, NO_PAD_CTRL)

Definition at line 1001 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA4__GPIO2_17   IOMUX_PAD(0x6f0, 0x28c, 5, 0x888, 1, NO_PAD_CTRL)

Definition at line 1003 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA4__IPU_DIAGB_11   IOMUX_PAD(0x6f0, 0x28c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1004 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA4__USB_TOP_USBOTG_DATA_6   IOMUX_PAD(0x6f0, 0x28c, 2, 0x9bc, 1, NO_PAD_CTRL)

Definition at line 1002 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA5__ARM11P_TOP_TRACE_31   IOMUX_PAD(0x6f4, 0x290, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1011 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA5__ATA_DATA_5   IOMUX_PAD(0x6f4, 0x290, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1007 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA5__GPIO2_18   IOMUX_PAD(0x6f4, 0x290, 5, 0x88c, 1, NO_PAD_CTRL)

Definition at line 1009 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA5__IPU_DIAGB_12   IOMUX_PAD(0x6f4, 0x290, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1010 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA5__USB_TOP_USBOTG_DATA_7   IOMUX_PAD(0x6f4, 0x290, 2, 0x9c0, 1, NO_PAD_CTRL)

Definition at line 1008 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA6__ATA_DATA_6   IOMUX_PAD(0x6f8, 0x294, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1013 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA6__AUDMUX_AUD6_TXD   IOMUX_PAD(0x6f8, 0x294, 3, 0x7b4, 0, NO_PAD_CTRL)

Definition at line 1016 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA6__CAN1_TXCAN   IOMUX_PAD(0x6f8, 0x294, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 1014 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA6__GPIO2_19   IOMUX_PAD(0x6f8, 0x294, 5, 0x890, 1, NO_PAD_CTRL)

Definition at line 1017 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA6__IPU_DIAGB_13   IOMUX_PAD(0x6f8, 0x294, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1018 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA6__UART1_DTR   IOMUX_PAD(0x6f8, 0x294, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1015 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA7__ATA_DATA_7   IOMUX_PAD(0x6fc, 0x298, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1020 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA7__AUDMUX_AUD6_RXD   IOMUX_PAD(0x6fc, 0x298, 3, 0x7b0, 0, NO_PAD_CTRL)

Definition at line 1023 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA7__CAN1_RXCAN   IOMUX_PAD(0x6fc, 0x298, 1, 0x7c8, 2, NO_PAD_CTRL)

Definition at line 1021 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA7__GPIO2_20   IOMUX_PAD(0x6fc, 0x298, 5, 0x898, 1, NO_PAD_CTRL)

Definition at line 1024 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA7__IPU_DIAGB_14   IOMUX_PAD(0x6fc, 0x298, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1025 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA7__UART1_DSR   IOMUX_PAD(0x6fc, 0x298, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1022 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA8__ATA_DATA_8   IOMUX_PAD(0x700, 0x29c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1027 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA8__AUDMUX_AUD6_TXC   IOMUX_PAD(0x700, 0x29c, 3, 0x7c0, 0, NO_PAD_CTRL)

Definition at line 1030 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA8__GPIO2_21   IOMUX_PAD(0x700, 0x29c, 5, 0x89c, 1, NO_PAD_CTRL)

Definition at line 1031 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA8__IPU_DIAGB_15   IOMUX_PAD(0x700, 0x29c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1032 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA8__UART1_RI   IOMUX_PAD(0x700, 0x29c, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1029 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA8__UART3_RTS   IOMUX_PAD(0x700, 0x29c, 1, 0x99c, 1, NO_PAD_CTRL)

Definition at line 1028 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA9__ATA_DATA_9   IOMUX_PAD(0x704, 0x2a0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1034 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA9__AUDMUX_AUD6_TXFS   IOMUX_PAD(0x704, 0x2a0, 3, 0x7c4, 0, NO_PAD_CTRL)

Definition at line 1037 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA9__GPIO2_22   IOMUX_PAD(0x704, 0x2a0, 5, 0x8a0, 1, NO_PAD_CTRL)

Definition at line 1038 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA9__IPU_DIAGB_16   IOMUX_PAD(0x704, 0x2a0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1039 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA9__UART1_DCD   IOMUX_PAD(0x704, 0x2a0, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1036 of file iomux-mx35.h.

#define MX35_PAD_ATA_DATA9__UART3_CTS   IOMUX_PAD(0x704, 0x2a0, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 1035 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__ARM11P_TOP_MAX1_HMASTER_2   IOMUX_PAD(0x6cc, 0x268, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 928 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__ATA_DIOR   IOMUX_PAD(0x6cc, 0x268, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 921 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__CSPI2_SS1   IOMUX_PAD(0x6cc, 0x268, 4, 0x7f4, 1, NO_PAD_CTRL)

Definition at line 925 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__ESDHC3_DAT0   IOMUX_PAD(0x6cc, 0x268, 1, 0x81c, 1, NO_PAD_CTRL)

Definition at line 922 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__GPIO2_8   IOMUX_PAD(0x6cc, 0x268, 5, 0x8e0, 1, NO_PAD_CTRL)

Definition at line 926 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__IPU_DIAGB_2   IOMUX_PAD(0x6cc, 0x268, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 927 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__IPU_DISPB_BE0   IOMUX_PAD(0x6cc, 0x268, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 924 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOR__USB_TOP_USBOTG_DIR   IOMUX_PAD(0x6cc, 0x268, 2, 0x9c4, 1, NO_PAD_CTRL)

Definition at line 923 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__ARM11P_TOP_MAX1_HMASTER_3   IOMUX_PAD(0x6d0, 0x26c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 937 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__ATA_DIOW   IOMUX_PAD(0x6d0, 0x26c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 930 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__CSPI2_MOSI   IOMUX_PAD(0x6d0, 0x26c, 4, 0x7ec, 2, NO_PAD_CTRL)

Definition at line 934 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__ESDHC3_DAT1   IOMUX_PAD(0x6d0, 0x26c, 1, 0x820, 1, NO_PAD_CTRL)

Definition at line 931 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__GPIO2_9   IOMUX_PAD(0x6d0, 0x26c, 5, 0x8e4, 1, NO_PAD_CTRL)

Definition at line 935 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__IPU_DIAGB_3   IOMUX_PAD(0x6d0, 0x26c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 936 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__IPU_DISPB_BE1   IOMUX_PAD(0x6d0, 0x26c, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 933 of file iomux-mx35.h.

#define MX35_PAD_ATA_DIOW__USB_TOP_USBOTG_STP   IOMUX_PAD(0x6d0, 0x26c, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 932 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMACK__ARM11P_TOP_MAX0_HMASTER_0   IOMUX_PAD(0x6d4, 0x270, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 945 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMACK__ATA_DMACK   IOMUX_PAD(0x6d4, 0x270, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 939 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMACK__CSPI2_MISO   IOMUX_PAD(0x6d4, 0x270, 4, 0x7e8, 2, NO_PAD_CTRL)

Definition at line 942 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMACK__ESDHC3_DAT2   IOMUX_PAD(0x6d4, 0x270, 1, 0x824, 1, NO_PAD_CTRL)

Definition at line 940 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMACK__GPIO2_10   IOMUX_PAD(0x6d4, 0x270, 5, 0x86c, 1, NO_PAD_CTRL)

Definition at line 943 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMACK__IPU_DIAGB_4   IOMUX_PAD(0x6d4, 0x270, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 944 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMACK__USB_TOP_USBOTG_NXT   IOMUX_PAD(0x6d4, 0x270, 2, 0x9c8, 1, NO_PAD_CTRL)

Definition at line 941 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMARQ__ATA_DMARQ   IOMUX_PAD(0x728, 0x2c4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1087 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMARQ__ECT_CTI_TRIG_IN1_4   IOMUX_PAD(0x728, 0x2c4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1092 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMARQ__GPIO2_31   IOMUX_PAD(0x728, 0x2c4, 5, 0x8c8, 1, NO_PAD_CTRL)

Definition at line 1090 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMARQ__IPU_CSI_D_4   IOMUX_PAD(0x728, 0x2c4, 1, 0x940, 2, NO_PAD_CTRL)

Definition at line 1088 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMARQ__IPU_DIAGB_25   IOMUX_PAD(0x728, 0x2c4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1091 of file iomux-mx35.h.

#define MX35_PAD_ATA_DMARQ__KPP_COL_0   IOMUX_PAD(0x728, 0x2c4, 3, 0x950, 2, NO_PAD_CTRL)

Definition at line 1089 of file iomux-mx35.h.

#define MX35_PAD_ATA_INTRQ__ATA_INTRQ   IOMUX_PAD(0x720, 0x2bc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1075 of file iomux-mx35.h.

#define MX35_PAD_ATA_INTRQ__GPIO2_29   IOMUX_PAD(0x720, 0x2bc, 5, 0x8bc, 1, NO_PAD_CTRL)

Definition at line 1078 of file iomux-mx35.h.

#define MX35_PAD_ATA_INTRQ__IPU_CSI_D_2   IOMUX_PAD(0x720, 0x2bc, 1, 0x938, 3, NO_PAD_CTRL)

Definition at line 1076 of file iomux-mx35.h.

#define MX35_PAD_ATA_INTRQ__IPU_DIAGB_23   IOMUX_PAD(0x720, 0x2bc, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1079 of file iomux-mx35.h.

#define MX35_PAD_ATA_INTRQ__KPP_ROW_2   IOMUX_PAD(0x720, 0x2bc, 3, 0x978, 2, NO_PAD_CTRL)

Definition at line 1077 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__ARM11P_TOP_MAX0_HMASTER_2   IOMUX_PAD(0x6dc, 0x278, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 963 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__ATA_IORDY   IOMUX_PAD(0x6dc, 0x278, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 956 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__ESDHC2_DAT4   IOMUX_PAD(0x6dc, 0x278, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 960 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__ESDHC3_DAT4   IOMUX_PAD(0x6dc, 0x278, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 957 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__GPIO2_12   IOMUX_PAD(0x6dc, 0x278, 5, 0x874, 1, NO_PAD_CTRL)

Definition at line 961 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__IPU_DIAGB_6   IOMUX_PAD(0x6dc, 0x278, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 962 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x6dc, 0x278, 3, 0x92c, 3, NO_PAD_CTRL)

Definition at line 959 of file iomux-mx35.h.

#define MX35_PAD_ATA_IORDY__USB_TOP_USBOTG_DATA_1   IOMUX_PAD(0x6dc, 0x278, 2, 0x9a8, 1, NO_PAD_CTRL)

Definition at line 958 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__ARM11P_TOP_MAX0_HMASTER_1   IOMUX_PAD(0x6d8, 0x274, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 954 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__ATA_RESET_B   IOMUX_PAD(0x6d8, 0x274, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 947 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__CSPI2_RDY   IOMUX_PAD(0x6d8, 0x274, 4, 0x7e4, 2, NO_PAD_CTRL)

Definition at line 951 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__ESDHC3_DAT3   IOMUX_PAD(0x6d8, 0x274, 1, 0x828, 1, NO_PAD_CTRL)

Definition at line 948 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__GPIO2_11   IOMUX_PAD(0x6d8, 0x274, 5, 0x870, 1, NO_PAD_CTRL)

Definition at line 952 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__IPU_DIAGB_5   IOMUX_PAD(0x6d8, 0x274, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 953 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__IPU_DISPB_SD_D_O   IOMUX_PAD(0x6d8, 0x274, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 950 of file iomux-mx35.h.

#define MX35_PAD_ATA_RESET_B__USB_TOP_USBOTG_DATA_0   IOMUX_PAD(0x6d8, 0x274, 2, 0x9a4, 1, NO_PAD_CTRL)

Definition at line 949 of file iomux-mx35.h.

#define MX35_PAD_BCLK__EMI_EIM_BCLK   IOMUX_PAD(0x49c, 0x0c0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 249 of file iomux-mx35.h.

#define MX35_PAD_BOOT_MODE0__CCM_BOOT_MODE_0   IOMUX_PAD(0x350, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 73 of file iomux-mx35.h.

#define MX35_PAD_BOOT_MODE1__CCM_BOOT_MODE_1   IOMUX_PAD(0x354, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 75 of file iomux-mx35.h.

#define MX35_PAD_CAPTURE__CCM_CLK32K   IOMUX_PAD(0x328, 0x004, 4, 0x7d0, 0, NO_PAD_CTRL)

Definition at line 35 of file iomux-mx35.h.

#define MX35_PAD_CAPTURE__CSPI2_SS1   IOMUX_PAD(0x328, 0x004, 2, 0x7f4, 0, NO_PAD_CTRL)

Definition at line 33 of file iomux-mx35.h.

#define MX35_PAD_CAPTURE__EPIT1_EPITO   IOMUX_PAD(0x328, 0x004, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 34 of file iomux-mx35.h.

#define MX35_PAD_CAPTURE__GPIO1_4   IOMUX_PAD(0x328, 0x004, 5, 0x850, 0, NO_PAD_CTRL)

Definition at line 36 of file iomux-mx35.h.

#define MX35_PAD_CAPTURE__GPT_CAPIN1   IOMUX_PAD(0x328, 0x004, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 31 of file iomux-mx35.h.

#define MX35_PAD_CAPTURE__GPT_CMPOUT2   IOMUX_PAD(0x328, 0x004, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 32 of file iomux-mx35.h.

#define MX35_PAD_CAS__EMI_DRAM_CAS   IOMUX_PAD(0x4a8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 255 of file iomux-mx35.h.

#define MX35_PAD_CLK_MODE0__CCM_CLK_MODE_0   IOMUX_PAD(0x358, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 77 of file iomux-mx35.h.

#define MX35_PAD_CLK_MODE1__CCM_CLK_MODE_1   IOMUX_PAD(0x35c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 79 of file iomux-mx35.h.

#define MX35_PAD_CLKO__CCM_CLKO   IOMUX_PAD(0x34c, 0x020, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 70 of file iomux-mx35.h.

#define MX35_PAD_CLKO__GPIO1_8   IOMUX_PAD(0x34c, 0x020, 5, 0x860, 0, NO_PAD_CTRL)

Definition at line 71 of file iomux-mx35.h.

#define MX35_PAD_COMPARE__EPIT2_EPITO   IOMUX_PAD(0x32c, 0x008, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 41 of file iomux-mx35.h.

#define MX35_PAD_COMPARE__GPIO1_5   IOMUX_PAD(0x32c, 0x008, 5, 0x854, 0, NO_PAD_CTRL)

Definition at line 42 of file iomux-mx35.h.

#define MX35_PAD_COMPARE__GPT_CAPIN2   IOMUX_PAD(0x32c, 0x008, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 39 of file iomux-mx35.h.

#define MX35_PAD_COMPARE__GPT_CMPOUT1   IOMUX_PAD(0x32c, 0x008, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 38 of file iomux-mx35.h.

#define MX35_PAD_COMPARE__GPT_CMPOUT3   IOMUX_PAD(0x32c, 0x008, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 40 of file iomux-mx35.h.

#define MX35_PAD_COMPARE__SDMA_EXTDMA_2   IOMUX_PAD(0x32c, 0x008, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 43 of file iomux-mx35.h.

#define MX35_PAD_CONTRAST__ARM11P_TOP_TRACE_18   IOMUX_PAD(0x680, 0x21c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 792 of file iomux-mx35.h.

#define MX35_PAD_CONTRAST__GPIO1_1   IOMUX_PAD(0x680, 0x21c, 5, 0x838, 2, NO_PAD_CTRL)

Definition at line 790 of file iomux-mx35.h.

#define MX35_PAD_CONTRAST__IPU_DISPB_CONTR   IOMUX_PAD(0x680, 0x21c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 789 of file iomux-mx35.h.

#define MX35_PAD_CONTRAST__SDMA_SDMA_DEBUG_CORE_STATUS_2   IOMUX_PAD(0x680, 0x21c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 791 of file iomux-mx35.h.

#define MX35_PAD_CS0__EMI_EIM_CS0   IOMUX_PAD(0x478, 0x0a0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 222 of file iomux-mx35.h.

#define MX35_PAD_CS1__EMI_EIM_CS1   IOMUX_PAD(0x47c, 0x0a4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 224 of file iomux-mx35.h.

#define MX35_PAD_CS1__EMI_NANDF_CE3   IOMUX_PAD(0x47c, 0x0a4, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 225 of file iomux-mx35.h.

#define MX35_PAD_CS2__EMI_EIM_CS2   IOMUX_PAD(0x480, 0x0a8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 227 of file iomux-mx35.h.

#define MX35_PAD_CS3__EMI_EIM_CS3   IOMUX_PAD(0x484, 0x0ac, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 229 of file iomux-mx35.h.

#define MX35_PAD_CS4__EMI_DTACK_B   IOMUX_PAD(0x488, 0x0b0, 1, 0x800, 0, NO_PAD_CTRL)

Definition at line 232 of file iomux-mx35.h.

#define MX35_PAD_CS4__EMI_EIM_CS4   IOMUX_PAD(0x488, 0x0b0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 231 of file iomux-mx35.h.

#define MX35_PAD_CS4__EMI_NANDF_CE1   IOMUX_PAD(0x488, 0x0b0, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 233 of file iomux-mx35.h.

#define MX35_PAD_CS4__GPIO1_20   IOMUX_PAD(0x488, 0x0b0, 5, 0x83c, 0, NO_PAD_CTRL)

Definition at line 234 of file iomux-mx35.h.

#define MX35_PAD_CS5__CSPI1_SS2   IOMUX_PAD(0x48c, 0x0b4, 2, 0x7d8, 1, NO_PAD_CTRL)

Definition at line 238 of file iomux-mx35.h.

#define MX35_PAD_CS5__CSPI2_SS2   IOMUX_PAD(0x48c, 0x0b4, 1, 0x7f8, 0, NO_PAD_CTRL)

Definition at line 237 of file iomux-mx35.h.

#define MX35_PAD_CS5__EMI_EIM_CS5   IOMUX_PAD(0x48c, 0x0b4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 236 of file iomux-mx35.h.

#define MX35_PAD_CS5__EMI_NANDF_CE2   IOMUX_PAD(0x48c, 0x0b4, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 239 of file iomux-mx35.h.

#define MX35_PAD_CS5__GPIO1_21   IOMUX_PAD(0x48c, 0x0b4, 5, 0x840, 0, NO_PAD_CTRL)

Definition at line 240 of file iomux-mx35.h.

#define MX35_PAD_CSI_D10__ARM11P_TOP_EVNTBUS_15   IOMUX_PAD(0x52c, 0x0e8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 353 of file iomux-mx35.h.

#define MX35_PAD_CSI_D10__GPIO1_22   IOMUX_PAD(0x52c, 0x0e8, 5, 0x844, 1, NO_PAD_CTRL)

Definition at line 352 of file iomux-mx35.h.

#define MX35_PAD_CSI_D10__IPU_CSI_D_10   IOMUX_PAD(0x52c, 0x0e8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 350 of file iomux-mx35.h.

#define MX35_PAD_CSI_D10__KPP_COL_2   IOMUX_PAD(0x52c, 0x0e8, 1, 0x958, 0, NO_PAD_CTRL)

Definition at line 351 of file iomux-mx35.h.

#define MX35_PAD_CSI_D11__GPIO1_23   IOMUX_PAD(0x530, 0x0ec, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 357 of file iomux-mx35.h.

#define MX35_PAD_CSI_D11__IPU_CSI_D_11   IOMUX_PAD(0x530, 0x0ec, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 355 of file iomux-mx35.h.

#define MX35_PAD_CSI_D11__KPP_COL_3   IOMUX_PAD(0x530, 0x0ec, 1, 0x95c, 0, NO_PAD_CTRL)

Definition at line 356 of file iomux-mx35.h.

#define MX35_PAD_CSI_D12__GPIO1_24   IOMUX_PAD(0x534, 0x0f0, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 361 of file iomux-mx35.h.

#define MX35_PAD_CSI_D12__IPU_CSI_D_12   IOMUX_PAD(0x534, 0x0f0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 359 of file iomux-mx35.h.

#define MX35_PAD_CSI_D12__KPP_ROW_0   IOMUX_PAD(0x534, 0x0f0, 1, 0x970, 0, NO_PAD_CTRL)

Definition at line 360 of file iomux-mx35.h.

#define MX35_PAD_CSI_D13__GPIO1_25   IOMUX_PAD(0x538, 0x0f4, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 365 of file iomux-mx35.h.

#define MX35_PAD_CSI_D13__IPU_CSI_D_13   IOMUX_PAD(0x538, 0x0f4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 363 of file iomux-mx35.h.

#define MX35_PAD_CSI_D13__KPP_ROW_1   IOMUX_PAD(0x538, 0x0f4, 1, 0x974, 0, NO_PAD_CTRL)

Definition at line 364 of file iomux-mx35.h.

#define MX35_PAD_CSI_D14__GPIO1_26   IOMUX_PAD(0x53c, 0x0f8, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 369 of file iomux-mx35.h.

#define MX35_PAD_CSI_D14__IPU_CSI_D_14   IOMUX_PAD(0x53c, 0x0f8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 367 of file iomux-mx35.h.

#define MX35_PAD_CSI_D14__KPP_ROW_2   IOMUX_PAD(0x53c, 0x0f8, 1, 0x978, 0, NO_PAD_CTRL)

Definition at line 368 of file iomux-mx35.h.

#define MX35_PAD_CSI_D15__GPIO1_27   IOMUX_PAD(0x540, 0x0fc, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 373 of file iomux-mx35.h.

#define MX35_PAD_CSI_D15__IPU_CSI_D_15   IOMUX_PAD(0x540, 0x0fc, 0, 0x97c, 0, NO_PAD_CTRL)

Definition at line 371 of file iomux-mx35.h.

#define MX35_PAD_CSI_D15__KPP_ROW_3   IOMUX_PAD(0x540, 0x0fc, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 372 of file iomux-mx35.h.

#define MX35_PAD_CSI_D8__ARM11P_TOP_EVNTBUS_13   IOMUX_PAD(0x524, 0x0e0, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 343 of file iomux-mx35.h.

#define MX35_PAD_CSI_D8__GPIO1_20   IOMUX_PAD(0x524, 0x0e0, 5, 0x83c, 1, NO_PAD_CTRL)

Definition at line 342 of file iomux-mx35.h.

#define MX35_PAD_CSI_D8__IPU_CSI_D_8   IOMUX_PAD(0x524, 0x0e0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 340 of file iomux-mx35.h.

#define MX35_PAD_CSI_D8__KPP_COL_0   IOMUX_PAD(0x524, 0x0e0, 1, 0x950, 0, NO_PAD_CTRL)

Definition at line 341 of file iomux-mx35.h.

#define MX35_PAD_CSI_D9__ARM11P_TOP_EVNTBUS_14   IOMUX_PAD(0x528, 0x0e4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 348 of file iomux-mx35.h.

#define MX35_PAD_CSI_D9__GPIO1_21   IOMUX_PAD(0x528, 0x0e4, 5, 0x840, 1, NO_PAD_CTRL)

Definition at line 347 of file iomux-mx35.h.

#define MX35_PAD_CSI_D9__IPU_CSI_D_9   IOMUX_PAD(0x528, 0x0e4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 345 of file iomux-mx35.h.

#define MX35_PAD_CSI_D9__KPP_COL_1   IOMUX_PAD(0x528, 0x0e4, 1, 0x954, 0, NO_PAD_CTRL)

Definition at line 346 of file iomux-mx35.h.

#define MX35_PAD_CSI_HSYNC__GPIO1_30   IOMUX_PAD(0x54c, 0x108, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 382 of file iomux-mx35.h.

#define MX35_PAD_CSI_HSYNC__IPU_CSI_HSYNC   IOMUX_PAD(0x54c, 0x108, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 381 of file iomux-mx35.h.

#define MX35_PAD_CSI_MCLK__GPIO1_28   IOMUX_PAD(0x544, 0x100, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 376 of file iomux-mx35.h.

#define MX35_PAD_CSI_MCLK__IPU_CSI_MCLK   IOMUX_PAD(0x544, 0x100, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 375 of file iomux-mx35.h.

#define MX35_PAD_CSI_PIXCLK__GPIO1_31   IOMUX_PAD(0x550, 0x10c, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 385 of file iomux-mx35.h.

#define MX35_PAD_CSI_PIXCLK__IPU_CSI_PIXCLK   IOMUX_PAD(0x550, 0x10c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 384 of file iomux-mx35.h.

#define MX35_PAD_CSI_VSYNC__GPIO1_29   IOMUX_PAD(0x548, 0x104, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 379 of file iomux-mx35.h.

#define MX35_PAD_CSI_VSYNC__IPU_CSI_VSYNC   IOMUX_PAD(0x548, 0x104, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 378 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_MISO__CSPI1_MISO   IOMUX_PAD(0x5b8, 0x174, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 529 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_MISO__ECT_CTI_TRIG_OUT1_3   IOMUX_PAD(0x5b8, 0x174, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 531 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_MISO__GPIO1_17   IOMUX_PAD(0x5b8, 0x174, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 530 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_MOSI__CSPI1_MOSI   IOMUX_PAD(0x5b4, 0x170, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 525 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_MOSI__ECT_CTI_TRIG_OUT1_2   IOMUX_PAD(0x5b4, 0x170, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 527 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_MOSI__GPIO1_16   IOMUX_PAD(0x5b4, 0x170, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 526 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SCLK__CSPI1_SCLK   IOMUX_PAD(0x5c4, 0x180, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 546 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SCLK__EMI_M3IF_CHOSEN_MASTER_1   IOMUX_PAD(0x5c4, 0x180, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 549 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SCLK__GPIO3_4   IOMUX_PAD(0x5c4, 0x180, 5, 0x904, 0, NO_PAD_CTRL)

Definition at line 547 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SCLK__IPU_DIAGB_30   IOMUX_PAD(0x5c4, 0x180, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 548 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SPI_RDY__CSPI1_RDY   IOMUX_PAD(0x5c8, 0x184, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 551 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SPI_RDY__EMI_M3IF_CHOSEN_MASTER_2   IOMUX_PAD(0x5c8, 0x184, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 554 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SPI_RDY__GPIO3_5   IOMUX_PAD(0x5c8, 0x184, 5, 0x908, 0, NO_PAD_CTRL)

Definition at line 552 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SPI_RDY__IPU_DIAGB_31   IOMUX_PAD(0x5c8, 0x184, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 553 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS0__CSPI1_SS0   IOMUX_PAD(0x5bc, 0x178, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 533 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS0__CSPI2_SS3   IOMUX_PAD(0x5bc, 0x178, 2, 0x7fc, 1, NO_PAD_CTRL)

Definition at line 535 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS0__ECT_CTI_TRIG_OUT1_4   IOMUX_PAD(0x5bc, 0x178, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 537 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS0__GPIO1_18   IOMUX_PAD(0x5bc, 0x178, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 536 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS0__OWIRE_LINE   IOMUX_PAD(0x5bc, 0x178, 1, 0x990, 1, NO_PAD_CTRL)

Definition at line 534 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS1__CCM_CLK32K   IOMUX_PAD(0x5c0, 0x17c, 2, 0x7d0, 1, NO_PAD_CTRL)

Definition at line 541 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS1__CSPI1_SS1   IOMUX_PAD(0x5c0, 0x17c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 539 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS1__ECT_CTI_TRIG_OUT1_5   IOMUX_PAD(0x5c0, 0x17c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 544 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS1__GPIO1_19   IOMUX_PAD(0x5c0, 0x17c, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 542 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS1__IPU_DIAGB_29   IOMUX_PAD(0x5c0, 0x17c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 543 of file iomux-mx35.h.

#define MX35_PAD_CSPI1_SS1__PWM_PWMO   IOMUX_PAD(0x5c0, 0x17c, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 540 of file iomux-mx35.h.

#define MX35_PAD_CTS1__ARM11P_TOP_EVNTBUS_19   IOMUX_PAD(0x5d8, 0x194, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 584 of file iomux-mx35.h.

#define MX35_PAD_CTS1__CSPI2_RDY   IOMUX_PAD(0x5d8, 0x194, 1, 0x7e4, 1, NO_PAD_CTRL)

Definition at line 578 of file iomux-mx35.h.

#define MX35_PAD_CTS1__EMI_NANDF_CE2   IOMUX_PAD(0x5d8, 0x194, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 583 of file iomux-mx35.h.

#define MX35_PAD_CTS1__GPIO3_9   IOMUX_PAD(0x5d8, 0x194, 5, 0x918, 0, NO_PAD_CTRL)

Definition at line 582 of file iomux-mx35.h.

#define MX35_PAD_CTS1__I2C3_SDA   IOMUX_PAD(0x5d8, 0x194, 2, 0x920, 1, NO_PAD_CTRL)

Definition at line 579 of file iomux-mx35.h.

#define MX35_PAD_CTS1__IPU_CSI_D_1   IOMUX_PAD(0x5d8, 0x194, 3, 0x934, 1, NO_PAD_CTRL)

Definition at line 580 of file iomux-mx35.h.

#define MX35_PAD_CTS1__KPP_COL_7   IOMUX_PAD(0x5d8, 0x194, 4, 0x96c, 0, NO_PAD_CTRL)

Definition at line 581 of file iomux-mx35.h.

#define MX35_PAD_CTS1__UART1_CTS   IOMUX_PAD(0x5d8, 0x194, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 577 of file iomux-mx35.h.

#define MX35_PAD_CTS2__AUDMUX_AUD5_RXFS   IOMUX_PAD(0x5e8, 0x1a4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 610 of file iomux-mx35.h.

#define MX35_PAD_CTS2__CAN2_TXCAN   IOMUX_PAD(0x5e8, 0x1a4, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 606 of file iomux-mx35.h.

#define MX35_PAD_CTS2__GPIO3_13   IOMUX_PAD(0x5e8, 0x1a4, 5, 0x8f8, 0, NO_PAD_CTRL)

Definition at line 609 of file iomux-mx35.h.

#define MX35_PAD_CTS2__IPU_CSI_D_3   IOMUX_PAD(0x5e8, 0x1a4, 3, 0x93c, 1, NO_PAD_CTRL)

Definition at line 607 of file iomux-mx35.h.

#define MX35_PAD_CTS2__KPP_ROW_7   IOMUX_PAD(0x5e8, 0x1a4, 4, 0x98c, 0, NO_PAD_CTRL)

Definition at line 608 of file iomux-mx35.h.

#define MX35_PAD_CTS2__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x5e8, 0x1a4, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 605 of file iomux-mx35.h.

#define MX35_PAD_CTS2__UART2_CTS   IOMUX_PAD(0x5e8, 0x1a4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 604 of file iomux-mx35.h.

#define MX35_PAD_CTS2__UART3_TXD_MUX   IOMUX_PAD(0x5e8, 0x1a4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 611 of file iomux-mx35.h.

#define MX35_PAD_D0__EMI_EIM_D_0   IOMUX_PAD(0x520, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 338 of file iomux-mx35.h.

#define MX35_PAD_D10__EMI_EIM_D_10   IOMUX_PAD(0x4f8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 318 of file iomux-mx35.h.

#define MX35_PAD_D11__EMI_EIM_D_11   IOMUX_PAD(0x4f4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 316 of file iomux-mx35.h.

#define MX35_PAD_D12__EMI_EIM_D_12   IOMUX_PAD(0x4f0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 314 of file iomux-mx35.h.

#define MX35_PAD_D13__EMI_EIM_D_13   IOMUX_PAD(0x4ec, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 312 of file iomux-mx35.h.

#define MX35_PAD_D14__EMI_EIM_D_14   IOMUX_PAD(0x4e8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 310 of file iomux-mx35.h.

#define MX35_PAD_D15__EMI_EIM_D_15   IOMUX_PAD(0x4e4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 308 of file iomux-mx35.h.

#define MX35_PAD_D1__EMI_EIM_D_1   IOMUX_PAD(0x51c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 336 of file iomux-mx35.h.

#define MX35_PAD_D2__EMI_EIM_D_2   IOMUX_PAD(0x518, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 334 of file iomux-mx35.h.

#define MX35_PAD_D3__EMI_EIM_D_3   IOMUX_PAD(0x514, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 332 of file iomux-mx35.h.

#define MX35_PAD_D3_CLS__ARM11P_TOP_TRACE_21   IOMUX_PAD(0x68c, 0x228, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 810 of file iomux-mx35.h.

#define MX35_PAD_D3_CLS__GPIO1_4   IOMUX_PAD(0x68c, 0x228, 5, 0x850, 2, NO_PAD_CTRL)

Definition at line 808 of file iomux-mx35.h.

#define MX35_PAD_D3_CLS__IPU_DISPB_CS2   IOMUX_PAD(0x68c, 0x228, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 807 of file iomux-mx35.h.

#define MX35_PAD_D3_CLS__IPU_DISPB_D3_CLS   IOMUX_PAD(0x68c, 0x228, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 806 of file iomux-mx35.h.

#define MX35_PAD_D3_CLS__SDMA_DEBUG_BUS_DEVICE_0   IOMUX_PAD(0x68c, 0x228, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 809 of file iomux-mx35.h.

#define MX35_PAD_D3_DRDY__ARM11P_TOP_TRACE_17   IOMUX_PAD(0x67c, 0x218, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 787 of file iomux-mx35.h.

#define MX35_PAD_D3_DRDY__GPIO1_0   IOMUX_PAD(0x67c, 0x218, 5, 0x82c, 2, NO_PAD_CTRL)

Definition at line 785 of file iomux-mx35.h.

#define MX35_PAD_D3_DRDY__IPU_DISPB_D3_DRDY   IOMUX_PAD(0x67c, 0x218, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 783 of file iomux-mx35.h.

#define MX35_PAD_D3_DRDY__IPU_DISPB_SD_D_O   IOMUX_PAD(0x67c, 0x218, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 784 of file iomux-mx35.h.

#define MX35_PAD_D3_DRDY__SDMA_SDMA_DEBUG_CORE_STATUS_1   IOMUX_PAD(0x67c, 0x218, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 786 of file iomux-mx35.h.

#define MX35_PAD_D3_FPSHIFT__ARM11P_TOP_TRACE_16   IOMUX_PAD(0x678, 0x214, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 781 of file iomux-mx35.h.

#define MX35_PAD_D3_FPSHIFT__GPIO3_31   IOMUX_PAD(0x678, 0x214, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 779 of file iomux-mx35.h.

#define MX35_PAD_D3_FPSHIFT__IPU_DISPB_D3_CLK   IOMUX_PAD(0x678, 0x214, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 777 of file iomux-mx35.h.

#define MX35_PAD_D3_FPSHIFT__IPU_DISPB_SD_CLK   IOMUX_PAD(0x678, 0x214, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 778 of file iomux-mx35.h.

#define MX35_PAD_D3_FPSHIFT__SDMA_SDMA_DEBUG_CORE_STATUS_0   IOMUX_PAD(0x678, 0x214, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 780 of file iomux-mx35.h.

#define MX35_PAD_D3_HSYNC__ARM11P_TOP_TRACE_15   IOMUX_PAD(0x674, 0x210, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 775 of file iomux-mx35.h.

#define MX35_PAD_D3_HSYNC__GPIO3_30   IOMUX_PAD(0x674, 0x210, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 773 of file iomux-mx35.h.

#define MX35_PAD_D3_HSYNC__IPU_DISPB_D3_HSYNC   IOMUX_PAD(0x674, 0x210, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 771 of file iomux-mx35.h.

#define MX35_PAD_D3_HSYNC__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x674, 0x210, 2, 0x92c, 2, NO_PAD_CTRL)

Definition at line 772 of file iomux-mx35.h.

#define MX35_PAD_D3_HSYNC__SDMA_DEBUG_RTBUFFER_WRITE   IOMUX_PAD(0x674, 0x210, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 774 of file iomux-mx35.h.

#define MX35_PAD_D3_REV__ARM11P_TOP_TRACE_20   IOMUX_PAD(0x688, 0x224, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 804 of file iomux-mx35.h.

#define MX35_PAD_D3_REV__GPIO1_3   IOMUX_PAD(0x688, 0x224, 5, 0x84c, 1, NO_PAD_CTRL)

Definition at line 802 of file iomux-mx35.h.

#define MX35_PAD_D3_REV__IPU_DISPB_D3_REV   IOMUX_PAD(0x688, 0x224, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 800 of file iomux-mx35.h.

#define MX35_PAD_D3_REV__IPU_DISPB_SER_RS   IOMUX_PAD(0x688, 0x224, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 801 of file iomux-mx35.h.

#define MX35_PAD_D3_REV__SDMA_DEBUG_BUS_RWB   IOMUX_PAD(0x688, 0x224, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 803 of file iomux-mx35.h.

#define MX35_PAD_D3_SPL__ARM11P_TOP_TRACE_22   IOMUX_PAD(0x690, 0x22c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 816 of file iomux-mx35.h.

#define MX35_PAD_D3_SPL__GPIO1_5   IOMUX_PAD(0x690, 0x22c, 5, 0x854, 2, NO_PAD_CTRL)

Definition at line 814 of file iomux-mx35.h.

#define MX35_PAD_D3_SPL__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x690, 0x22c, 2, 0x928, 2, NO_PAD_CTRL)

Definition at line 813 of file iomux-mx35.h.

#define MX35_PAD_D3_SPL__IPU_DISPB_D3_SPL   IOMUX_PAD(0x690, 0x22c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 812 of file iomux-mx35.h.

#define MX35_PAD_D3_SPL__SDMA_DEBUG_BUS_DEVICE_1   IOMUX_PAD(0x690, 0x22c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 815 of file iomux-mx35.h.

#define MX35_PAD_D3_VSYNC__ARM11P_TOP_TRACE_19   IOMUX_PAD(0x684, 0x220, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 798 of file iomux-mx35.h.

#define MX35_PAD_D3_VSYNC__GPIO1_2   IOMUX_PAD(0x684, 0x220, 5, 0x848, 1, NO_PAD_CTRL)

Definition at line 796 of file iomux-mx35.h.

#define MX35_PAD_D3_VSYNC__IPU_DISPB_CS1   IOMUX_PAD(0x684, 0x220, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 795 of file iomux-mx35.h.

#define MX35_PAD_D3_VSYNC__IPU_DISPB_D3_VSYNC   IOMUX_PAD(0x684, 0x220, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 794 of file iomux-mx35.h.

#define MX35_PAD_D3_VSYNC__SDMA_DEBUG_YIELD   IOMUX_PAD(0x684, 0x220, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 797 of file iomux-mx35.h.

#define MX35_PAD_D4__EMI_EIM_D_4   IOMUX_PAD(0x510, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 330 of file iomux-mx35.h.

#define MX35_PAD_D5__EMI_EIM_D_5   IOMUX_PAD(0x50c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 328 of file iomux-mx35.h.

#define MX35_PAD_D6__EMI_EIM_D_6   IOMUX_PAD(0x508, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 326 of file iomux-mx35.h.

#define MX35_PAD_D7__EMI_EIM_D_7   IOMUX_PAD(0x504, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 324 of file iomux-mx35.h.

#define MX35_PAD_D8__EMI_EIM_D_8   IOMUX_PAD(0x500, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 322 of file iomux-mx35.h.

#define MX35_PAD_D9__EMI_EIM_D_9   IOMUX_PAD(0x4fc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 320 of file iomux-mx35.h.

#define MX35_PAD_DE_B__SJC_DE_B   IOMUX_PAD(0x604, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 625 of file iomux-mx35.h.

#define MX35_PAD_DQM0__EMI_DRAM_DQM_0   IOMUX_PAD(0x45c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 208 of file iomux-mx35.h.

#define MX35_PAD_DQM1__EMI_DRAM_DQM_1   IOMUX_PAD(0x460, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 210 of file iomux-mx35.h.

#define MX35_PAD_DQM2__EMI_DRAM_DQM_2   IOMUX_PAD(0x464, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 212 of file iomux-mx35.h.

#define MX35_PAD_DQM3__EMI_DRAM_DQM_3   IOMUX_PAD(0x468, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 214 of file iomux-mx35.h.

#define MX35_PAD_EB0__EMI_EIM_EB0_B   IOMUX_PAD(0x46c, 0x094, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 216 of file iomux-mx35.h.

#define MX35_PAD_EB1__EMI_EIM_EB1_B   IOMUX_PAD(0x470, 0x098, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 218 of file iomux-mx35.h.

#define MX35_PAD_ECB__EMI_EIM_ECB   IOMUX_PAD(0x494, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 245 of file iomux-mx35.h.

#define MX35_PAD_EXT_ARMCLK__CCM_EXT_ARMCLK   IOMUX_PAD(0x78c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1262 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__ARM11P_TOP_EVNTBUS_3   IOMUX_PAD(0x750, 0x2ec, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1158 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__CSPI2_RDY   IOMUX_PAD(0x750, 0x2ec, 4, 0x7e4, 3, NO_PAD_CTRL)

Definition at line 1155 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__ESDHC1_DAT7   IOMUX_PAD(0x750, 0x2ec, 1, 0x810, 1, NO_PAD_CTRL)

Definition at line 1152 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__FEC_COL   IOMUX_PAD(0x750, 0x2ec, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1151 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__GPIO3_9   IOMUX_PAD(0x750, 0x2ec, 5, 0x918, 1, NO_PAD_CTRL)

Definition at line 1156 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__IPU_DISPB_SER_RS   IOMUX_PAD(0x750, 0x2ec, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1157 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__UART3_CTS   IOMUX_PAD(0x750, 0x2ec, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1153 of file iomux-mx35.h.

#define MX35_PAD_FEC_COL__USB_TOP_USBH2_DATA_0   IOMUX_PAD(0x750, 0x2ec, 3, 0x9cc, 1, NO_PAD_CTRL)

Definition at line 1154 of file iomux-mx35.h.

#define MX35_PAD_FEC_CRS__FEC_CRS   IOMUX_PAD(0x770, 0x30c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1216 of file iomux-mx35.h.

#define MX35_PAD_FEC_CRS__GPIO3_17   IOMUX_PAD(0x770, 0x30c, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1220 of file iomux-mx35.h.

#define MX35_PAD_FEC_CRS__IPU_CSI_D_1   IOMUX_PAD(0x770, 0x30c, 1, 0x934, 3, NO_PAD_CTRL)

Definition at line 1217 of file iomux-mx35.h.

#define MX35_PAD_FEC_CRS__IPU_FLASH_STROBE   IOMUX_PAD(0x770, 0x30c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1221 of file iomux-mx35.h.

#define MX35_PAD_FEC_CRS__KPP_COL_5   IOMUX_PAD(0x770, 0x30c, 4, 0x964, 1, NO_PAD_CTRL)

Definition at line 1219 of file iomux-mx35.h.

#define MX35_PAD_FEC_CRS__USB_TOP_USBH2_PWR   IOMUX_PAD(0x770, 0x30c, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 1218 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDC__ARM11P_TOP_EVNTBUS_7   IOMUX_PAD(0x760, 0x2fc, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1192 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDC__CAN2_TXCAN   IOMUX_PAD(0x760, 0x2fc, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 1187 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDC__FEC_MDC   IOMUX_PAD(0x760, 0x2fc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1186 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDC__GPIO3_13   IOMUX_PAD(0x760, 0x2fc, 5, 0x8f8, 1, NO_PAD_CTRL)

Definition at line 1190 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDC__IPU_DISPB_WR   IOMUX_PAD(0x760, 0x2fc, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1191 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDC__UART3_DCD   IOMUX_PAD(0x760, 0x2fc, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1188 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDC__USB_TOP_USBH2_DATA_4   IOMUX_PAD(0x760, 0x2fc, 3, 0x9dc, 1, NO_PAD_CTRL)

Definition at line 1189 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDIO__ARM11P_TOP_EVNTBUS_8   IOMUX_PAD(0x764, 0x300, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1199 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDIO__CAN2_RXCAN   IOMUX_PAD(0x764, 0x300, 1, 0x7cc, 2, NO_PAD_CTRL)

Definition at line 1195 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDIO__FEC_MDIO   IOMUX_PAD(0x764, 0x300, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1194 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDIO__GPIO3_14   IOMUX_PAD(0x764, 0x300, 5, 0x8fc, 1, NO_PAD_CTRL)

Definition at line 1197 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDIO__IPU_DISPB_RD   IOMUX_PAD(0x764, 0x300, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1198 of file iomux-mx35.h.

#define MX35_PAD_FEC_MDIO__USB_TOP_USBH2_DATA_5   IOMUX_PAD(0x764, 0x300, 3, 0x9e0, 1, NO_PAD_CTRL)

Definition at line 1196 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__ARM11P_TOP_EVNTBUS_4   IOMUX_PAD(0x754, 0x2f0, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1167 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__CSPI2_SS0   IOMUX_PAD(0x754, 0x2f0, 4, 0x7f0, 2, NO_PAD_CTRL)

Definition at line 1164 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__FEC_RDATA_0   IOMUX_PAD(0x754, 0x2f0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1160 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__GPIO3_10   IOMUX_PAD(0x754, 0x2f0, 5, 0x8ec, 1, NO_PAD_CTRL)

Definition at line 1165 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__IPU_DISPB_CS1   IOMUX_PAD(0x754, 0x2f0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1166 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__PWM_PWMO   IOMUX_PAD(0x754, 0x2f0, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 1161 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__UART3_DTR   IOMUX_PAD(0x754, 0x2f0, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1162 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA0__USB_TOP_USBH2_DATA_1   IOMUX_PAD(0x754, 0x2f0, 3, 0x9d0, 1, NO_PAD_CTRL)

Definition at line 1163 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA1__AUDMUX_AUD6_RXC   IOMUX_PAD(0x774, 0x310, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1225 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA1__FEC_RDATA_1   IOMUX_PAD(0x774, 0x310, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1223 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA1__GPIO3_18   IOMUX_PAD(0x774, 0x310, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1228 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA1__IPU_CSI_D_2   IOMUX_PAD(0x774, 0x310, 1, 0x938, 4, NO_PAD_CTRL)

Definition at line 1224 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA1__IPU_DISPB_BE0   IOMUX_PAD(0x774, 0x310, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1229 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA1__KPP_COL_6   IOMUX_PAD(0x774, 0x310, 4, 0x968, 1, NO_PAD_CTRL)

Definition at line 1227 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA1__USB_TOP_USBH2_OC   IOMUX_PAD(0x774, 0x310, 3, 0x9f4, 2, NO_PAD_CTRL)

Definition at line 1226 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA2__AUDMUX_AUD6_TXD   IOMUX_PAD(0x77c, 0x318, 2, 0x7b4, 1, NO_PAD_CTRL)

Definition at line 1240 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA2__FEC_RDATA_2   IOMUX_PAD(0x77c, 0x318, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1238 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA2__GPIO3_20   IOMUX_PAD(0x77c, 0x318, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1242 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA2__IPU_CSI_D_4   IOMUX_PAD(0x77c, 0x318, 1, 0x940, 3, NO_PAD_CTRL)

Definition at line 1239 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA2__KPP_ROW_4   IOMUX_PAD(0x77c, 0x318, 4, 0x980, 1, NO_PAD_CTRL)

Definition at line 1241 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA3__AUDMUX_AUD6_TXC   IOMUX_PAD(0x784, 0x320, 2, 0x7c0, 1, NO_PAD_CTRL)

Definition at line 1252 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA3__FEC_RDATA_3   IOMUX_PAD(0x784, 0x320, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1250 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA3__GPIO3_22   IOMUX_PAD(0x784, 0x320, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1254 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA3__IPU_CSI_D_6   IOMUX_PAD(0x784, 0x320, 1, 0x948, 3, NO_PAD_CTRL)

Definition at line 1251 of file iomux-mx35.h.

#define MX35_PAD_FEC_RDATA3__KPP_ROW_6   IOMUX_PAD(0x784, 0x320, 4, 0x988, 1, NO_PAD_CTRL)

Definition at line 1253 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__ARM11P_TOP_EVNTBUS_1   IOMUX_PAD(0x748, 0x2e4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1140 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__CSPI2_MISO   IOMUX_PAD(0x748, 0x2e4, 4, 0x7e8, 3, NO_PAD_CTRL)

Definition at line 1137 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__ESDHC1_DAT5   IOMUX_PAD(0x748, 0x2e4, 1, 0x808, 1, NO_PAD_CTRL)

Definition at line 1134 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__FEC_RX_CLK   IOMUX_PAD(0x748, 0x2e4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1133 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__GPIO3_7   IOMUX_PAD(0x748, 0x2e4, 5, 0x910, 1, NO_PAD_CTRL)

Definition at line 1138 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__IPU_DISPB_SD_D_I   IOMUX_PAD(0x748, 0x2e4, 6, 0x92c, 4, NO_PAD_CTRL)

Definition at line 1139 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__UART3_TXD_MUX   IOMUX_PAD(0x748, 0x2e4, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1135 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_CLK__USB_TOP_USBH2_STP   IOMUX_PAD(0x748, 0x2e4, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 1136 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__ARM11P_TOP_EVNTBUS_2   IOMUX_PAD(0x74c, 0x2e8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1149 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__CSPI2_SCLK   IOMUX_PAD(0x74c, 0x2e8, 4, 0x7e0, 3, NO_PAD_CTRL)

Definition at line 1146 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__ESDHC1_DAT6   IOMUX_PAD(0x74c, 0x2e8, 1, 0x80c, 1, NO_PAD_CTRL)

Definition at line 1143 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__FEC_RX_DV   IOMUX_PAD(0x74c, 0x2e8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1142 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__GPIO3_8   IOMUX_PAD(0x74c, 0x2e8, 5, 0x914, 1, NO_PAD_CTRL)

Definition at line 1147 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__IPU_DISPB_SD_CLK   IOMUX_PAD(0x74c, 0x2e8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1148 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__UART3_RTS   IOMUX_PAD(0x74c, 0x2e8, 2, 0x99c, 2, NO_PAD_CTRL)

Definition at line 1144 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_DV__USB_TOP_USBH2_NXT   IOMUX_PAD(0x74c, 0x2e8, 3, 0x9f0, 1, NO_PAD_CTRL)

Definition at line 1145 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_ERR__FEC_RX_ERR   IOMUX_PAD(0x76c, 0x308, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1209 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_ERR__GPIO3_16   IOMUX_PAD(0x76c, 0x308, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1213 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_ERR__IPU_CSI_D_0   IOMUX_PAD(0x76c, 0x308, 1, 0x930, 3, NO_PAD_CTRL)

Definition at line 1210 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_ERR__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x76c, 0x308, 6, 0x92c, 5, NO_PAD_CTRL)

Definition at line 1214 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_ERR__KPP_COL_4   IOMUX_PAD(0x76c, 0x308, 4, 0x960, 1, NO_PAD_CTRL)

Definition at line 1212 of file iomux-mx35.h.

#define MX35_PAD_FEC_RX_ERR__USB_TOP_USBH2_DATA_7   IOMUX_PAD(0x76c, 0x308, 3, 0x9e8, 1, NO_PAD_CTRL)

Definition at line 1211 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__ARM11P_TOP_EVNTBUS_5   IOMUX_PAD(0x758, 0x2f4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1176 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__CSPI2_SS1   IOMUX_PAD(0x758, 0x2f4, 4, 0x7f4, 2, NO_PAD_CTRL)

Definition at line 1173 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__FEC_TDATA_0   IOMUX_PAD(0x758, 0x2f4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1169 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__GPIO3_11   IOMUX_PAD(0x758, 0x2f4, 5, 0x8f0, 1, NO_PAD_CTRL)

Definition at line 1174 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__IPU_DISPB_CS0   IOMUX_PAD(0x758, 0x2f4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1175 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x758, 0x2f4, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 1170 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__UART3_DSR   IOMUX_PAD(0x758, 0x2f4, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1171 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA0__USB_TOP_USBH2_DATA_2   IOMUX_PAD(0x758, 0x2f4, 3, 0x9d4, 1, NO_PAD_CTRL)

Definition at line 1172 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA1__AUDMUX_AUD6_RXFS   IOMUX_PAD(0x778, 0x314, 2, 0x7bc, 1, NO_PAD_CTRL)

Definition at line 1233 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA1__FEC_TDATA_1   IOMUX_PAD(0x778, 0x314, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1231 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA1__GPIO3_19   IOMUX_PAD(0x778, 0x314, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1235 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA1__IPU_CSI_D_3   IOMUX_PAD(0x778, 0x314, 1, 0x93c, 4, NO_PAD_CTRL)

Definition at line 1232 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA1__IPU_DISPB_BE1   IOMUX_PAD(0x778, 0x314, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1236 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA1__KPP_COL_7   IOMUX_PAD(0x778, 0x314, 4, 0x96c, 1, NO_PAD_CTRL)

Definition at line 1234 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA2__AUDMUX_AUD6_RXD   IOMUX_PAD(0x780, 0x31c, 2, 0x7b0, 1, NO_PAD_CTRL)

Definition at line 1246 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA2__FEC_TDATA_2   IOMUX_PAD(0x780, 0x31c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1244 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA2__GPIO3_21   IOMUX_PAD(0x780, 0x31c, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1248 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA2__IPU_CSI_D_5   IOMUX_PAD(0x780, 0x31c, 1, 0x944, 3, NO_PAD_CTRL)

Definition at line 1245 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA2__KPP_ROW_5   IOMUX_PAD(0x780, 0x31c, 4, 0x984, 1, NO_PAD_CTRL)

Definition at line 1247 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA3__AUDMUX_AUD6_TXFS   IOMUX_PAD(0x788, 0x324, 2, 0x7c4, 1, NO_PAD_CTRL)

Definition at line 1258 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA3__FEC_TDATA_3   IOMUX_PAD(0x788, 0x324, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1256 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA3__GPIO3_23   IOMUX_PAD(0x788, 0x324, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1260 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA3__IPU_CSI_D_7   IOMUX_PAD(0x788, 0x324, 1, 0x94c, 3, NO_PAD_CTRL)

Definition at line 1257 of file iomux-mx35.h.

#define MX35_PAD_FEC_TDATA3__KPP_ROW_7   IOMUX_PAD(0x788, 0x324, 4, 0x98c, 1, NO_PAD_CTRL)

Definition at line 1259 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__ARM11P_TOP_EVNTBUS_0   IOMUX_PAD(0x744, 0x2e0, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1131 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__CSPI2_MOSI   IOMUX_PAD(0x744, 0x2e0, 4, 0x7ec, 3, NO_PAD_CTRL)

Definition at line 1128 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__ESDHC1_DAT4   IOMUX_PAD(0x744, 0x2e0, 1, 0x804, 1, NO_PAD_CTRL)

Definition at line 1125 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__FEC_TX_CLK   IOMUX_PAD(0x744, 0x2e0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1124 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__GPIO3_6   IOMUX_PAD(0x744, 0x2e0, 5, 0x90c, 1, NO_PAD_CTRL)

Definition at line 1129 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x744, 0x2e0, 6, 0x928, 5, NO_PAD_CTRL)

Definition at line 1130 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__UART3_RXD_MUX   IOMUX_PAD(0x744, 0x2e0, 2, 0x9a0, 3, NO_PAD_CTRL)

Definition at line 1126 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_CLK__USB_TOP_USBH2_DIR   IOMUX_PAD(0x744, 0x2e0, 3, 0x9ec, 1, NO_PAD_CTRL)

Definition at line 1127 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_EN__ARM11P_TOP_EVNTBUS_6   IOMUX_PAD(0x75c, 0x2f8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1184 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_EN__FEC_TX_EN   IOMUX_PAD(0x75c, 0x2f8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1178 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_EN__GPIO3_12   IOMUX_PAD(0x75c, 0x2f8, 5, 0x8f4, 1, NO_PAD_CTRL)

Definition at line 1182 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_EN__IPU_DISPB_PAR_RS   IOMUX_PAD(0x75c, 0x2f8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 1183 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_EN__SPDIF_SPDIF_IN1   IOMUX_PAD(0x75c, 0x2f8, 1, 0x998, 3, NO_PAD_CTRL)

Definition at line 1179 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_EN__UART3_RI   IOMUX_PAD(0x75c, 0x2f8, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 1180 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_EN__USB_TOP_USBH2_DATA_3   IOMUX_PAD(0x75c, 0x2f8, 3, 0x9d8, 1, NO_PAD_CTRL)

Definition at line 1181 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_ERR__ARM11P_TOP_EVNTBUS_9   IOMUX_PAD(0x768, 0x304, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 1207 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_ERR__FEC_TX_ERR   IOMUX_PAD(0x768, 0x304, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1201 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_ERR__GPIO3_15   IOMUX_PAD(0x768, 0x304, 5, 0x900, 1, NO_PAD_CTRL)

Definition at line 1205 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_ERR__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x768, 0x304, 6, 0x924, 3, NO_PAD_CTRL)

Definition at line 1206 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_ERR__OWIRE_LINE   IOMUX_PAD(0x768, 0x304, 1, 0x990, 2, NO_PAD_CTRL)

Definition at line 1202 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_ERR__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x768, 0x304, 2, 0x994, 4, NO_PAD_CTRL)

Definition at line 1203 of file iomux-mx35.h.

#define MX35_PAD_FEC_TX_ERR__USB_TOP_USBH2_DATA_6   IOMUX_PAD(0x768, 0x304, 3, 0x9e4, 1, NO_PAD_CTRL)

Definition at line 1204 of file iomux-mx35.h.

#define MX35_PAD_FSR__ARM11P_TOP_EVNTBUS_11   IOMUX_PAD(0x588, 0x144, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 451 of file iomux-mx35.h.

#define MX35_PAD_FSR__ESAI_FSR   IOMUX_PAD(0x588, 0x144, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 449 of file iomux-mx35.h.

#define MX35_PAD_FSR__GPIO1_5   IOMUX_PAD(0x588, 0x144, 5, 0x854, 1, NO_PAD_CTRL)

Definition at line 450 of file iomux-mx35.h.

#define MX35_PAD_FST__ESAI_FST   IOMUX_PAD(0x594, 0x150, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 465 of file iomux-mx35.h.

#define MX35_PAD_FST__GPIO1_8   IOMUX_PAD(0x594, 0x150, 5, 0x860, 1, NO_PAD_CTRL)

Definition at line 466 of file iomux-mx35.h.

#define MX35_PAD_FST__IPU_CSI_D_1   IOMUX_PAD(0x594, 0x150, 6, 0x934, 0, NO_PAD_CTRL)

Definition at line 467 of file iomux-mx35.h.

#define MX35_PAD_FST__KPP_ROW_3   IOMUX_PAD(0x594, 0x150, 7, 0x97c, 1, NO_PAD_CTRL)

Definition at line 468 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_0__CCM_PMIC_RDY   IOMUX_PAD(0x334, 0x010, 1, 0x7d4, 0, NO_PAD_CTRL)

Definition at line 50 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_0__GPIO1_0   IOMUX_PAD(0x334, 0x010, 0, 0x82c, 0, NO_PAD_CTRL)

Definition at line 49 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_0__OWIRE_LINE   IOMUX_PAD(0x334, 0x010, 2, 0x990, 0, NO_PAD_CTRL)

Definition at line 51 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_0__SDMA_EXTDMA_0   IOMUX_PAD(0x334, 0x010, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 52 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_1__CSPI1_SS2   IOMUX_PAD(0x338, 0x014, 3, 0x7d8, 0, NO_PAD_CTRL)

Definition at line 56 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_1__GPIO1_1   IOMUX_PAD(0x338, 0x014, 0, 0x838, 0, NO_PAD_CTRL)

Definition at line 54 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_1__PWM_PWMO   IOMUX_PAD(0x338, 0x014, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 55 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_1__SCC_TAMPER_DETECT   IOMUX_PAD(0x338, 0x014, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 57 of file iomux-mx35.h.

#define MX35_PAD_GPIO1_1__SDMA_EXTDMA_1   IOMUX_PAD(0x338, 0x014, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 58 of file iomux-mx35.h.

#define MX35_PAD_GPIO2_0__GPIO2_0   IOMUX_PAD(0x33c, 0x018, 0, 0x868, 0, NO_PAD_CTRL)

Definition at line 60 of file iomux-mx35.h.

#define MX35_PAD_GPIO2_0__USB_TOP_USBOTG_CLK   IOMUX_PAD(0x33c, 0x018, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 61 of file iomux-mx35.h.

#define MX35_PAD_GPIO3_0__GPIO3_0   IOMUX_PAD(0x340, 0x01c, 0, 0x8e8, 0, NO_PAD_CTRL)

Definition at line 63 of file iomux-mx35.h.

#define MX35_PAD_GPIO3_0__USB_TOP_USBH2_CLK   IOMUX_PAD(0x340, 0x01c, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 64 of file iomux-mx35.h.

#define MX35_PAD_HCKR__ARM11P_TOP_EVNTBUS_12   IOMUX_PAD(0x58c, 0x148, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 458 of file iomux-mx35.h.

#define MX35_PAD_HCKR__AUDMUX_AUD5_RXFS   IOMUX_PAD(0x58c, 0x148, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 454 of file iomux-mx35.h.

#define MX35_PAD_HCKR__CSPI2_SS0   IOMUX_PAD(0x58c, 0x148, 2, 0x7f0, 0, NO_PAD_CTRL)

Definition at line 455 of file iomux-mx35.h.

#define MX35_PAD_HCKR__ESAI_HCKR   IOMUX_PAD(0x58c, 0x148, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 453 of file iomux-mx35.h.

#define MX35_PAD_HCKR__GPIO1_6   IOMUX_PAD(0x58c, 0x148, 5, 0x858, 1, NO_PAD_CTRL)

Definition at line 457 of file iomux-mx35.h.

#define MX35_PAD_HCKR__IPU_FLASH_STROBE   IOMUX_PAD(0x58c, 0x148, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 456 of file iomux-mx35.h.

#define MX35_PAD_HCKT__AUDMUX_AUD5_RXC   IOMUX_PAD(0x598, 0x154, 1, 0x7a8, 0, NO_PAD_CTRL)

Definition at line 471 of file iomux-mx35.h.

#define MX35_PAD_HCKT__ESAI_HCKT   IOMUX_PAD(0x598, 0x154, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 470 of file iomux-mx35.h.

#define MX35_PAD_HCKT__GPIO1_9   IOMUX_PAD(0x598, 0x154, 5, 0x864, 0, NO_PAD_CTRL)

Definition at line 472 of file iomux-mx35.h.

#define MX35_PAD_HCKT__IPU_CSI_D_2   IOMUX_PAD(0x598, 0x154, 6, 0x938, 0, NO_PAD_CTRL)

Definition at line 473 of file iomux-mx35.h.

#define MX35_PAD_HCKT__KPP_COL_3   IOMUX_PAD(0x598, 0x154, 7, 0x95c, 1, NO_PAD_CTRL)

Definition at line 474 of file iomux-mx35.h.

#define MX35_PAD_I2C1_CLK__CCM_USB_BYP_CLK   IOMUX_PAD(0x554, 0x110, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 389 of file iomux-mx35.h.

#define MX35_PAD_I2C1_CLK__GPIO2_24   IOMUX_PAD(0x554, 0x110, 5, 0x8a8, 0, NO_PAD_CTRL)

Definition at line 388 of file iomux-mx35.h.

#define MX35_PAD_I2C1_CLK__I2C1_SCL   IOMUX_PAD(0x554, 0x110, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 387 of file iomux-mx35.h.

#define MX35_PAD_I2C1_DAT__GPIO2_25   IOMUX_PAD(0x558, 0x114, 5, 0x8ac, 0, NO_PAD_CTRL)

Definition at line 392 of file iomux-mx35.h.

#define MX35_PAD_I2C1_DAT__I2C1_SDA   IOMUX_PAD(0x558, 0x114, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 391 of file iomux-mx35.h.

#define MX35_PAD_I2C2_CLK__CAN1_TXCAN   IOMUX_PAD(0x55c, 0x118, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 395 of file iomux-mx35.h.

#define MX35_PAD_I2C2_CLK__GPIO2_26   IOMUX_PAD(0x55c, 0x118, 5, 0x8b0, 0, NO_PAD_CTRL)

Definition at line 397 of file iomux-mx35.h.

#define MX35_PAD_I2C2_CLK__I2C2_SCL   IOMUX_PAD(0x55c, 0x118, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 394 of file iomux-mx35.h.

#define MX35_PAD_I2C2_CLK__SDMA_DEBUG_BUS_DEVICE_2   IOMUX_PAD(0x55c, 0x118, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 398 of file iomux-mx35.h.

#define MX35_PAD_I2C2_CLK__USB_TOP_USBH2_PWR   IOMUX_PAD(0x55c, 0x118, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 396 of file iomux-mx35.h.

#define MX35_PAD_I2C2_DAT__CAN1_RXCAN   IOMUX_PAD(0x560, 0x11c, 1, 0x7c8, 0, NO_PAD_CTRL)

Definition at line 401 of file iomux-mx35.h.

#define MX35_PAD_I2C2_DAT__GPIO2_27   IOMUX_PAD(0x560, 0x11c, 5, 0x8b4, 0, NO_PAD_CTRL)

Definition at line 403 of file iomux-mx35.h.

#define MX35_PAD_I2C2_DAT__I2C2_SDA   IOMUX_PAD(0x560, 0x11c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 400 of file iomux-mx35.h.

#define MX35_PAD_I2C2_DAT__SDMA_DEBUG_BUS_DEVICE_3   IOMUX_PAD(0x560, 0x11c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 404 of file iomux-mx35.h.

#define MX35_PAD_I2C2_DAT__USB_TOP_USBH2_OC   IOMUX_PAD(0x560, 0x11c, 2, 0x9f4, 0, NO_PAD_CTRL)

Definition at line 402 of file iomux-mx35.h.

#define MX35_PAD_LBA__EMI_EIM_LBA   IOMUX_PAD(0x498, 0x0bc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 247 of file iomux-mx35.h.

#define MX35_PAD_LD0__GPIO2_0   IOMUX_PAD(0x614, 0x1b0, 5, 0x868, 1, NO_PAD_CTRL)

Definition at line 638 of file iomux-mx35.h.

#define MX35_PAD_LD0__IPU_DISPB_DAT_0   IOMUX_PAD(0x614, 0x1b0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 637 of file iomux-mx35.h.

#define MX35_PAD_LD0__SDMA_SDMA_DEBUG_PC_0   IOMUX_PAD(0x614, 0x1b0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 639 of file iomux-mx35.h.

#define MX35_PAD_LD10__GPIO2_10   IOMUX_PAD(0x63c, 0x1d8, 5, 0x86c, 0, NO_PAD_CTRL)

Definition at line 678 of file iomux-mx35.h.

#define MX35_PAD_LD10__IPU_DISPB_DAT_10   IOMUX_PAD(0x63c, 0x1d8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 677 of file iomux-mx35.h.

#define MX35_PAD_LD10__SDMA_SDMA_DEBUG_PC_10   IOMUX_PAD(0x63c, 0x1d8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 679 of file iomux-mx35.h.

#define MX35_PAD_LD11__ARM11P_TOP_TRACE_4   IOMUX_PAD(0x640, 0x1dc, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 684 of file iomux-mx35.h.

#define MX35_PAD_LD11__GPIO2_11   IOMUX_PAD(0x640, 0x1dc, 5, 0x870, 0, NO_PAD_CTRL)

Definition at line 682 of file iomux-mx35.h.

#define MX35_PAD_LD11__IPU_DISPB_DAT_11   IOMUX_PAD(0x640, 0x1dc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 681 of file iomux-mx35.h.

#define MX35_PAD_LD11__SDMA_SDMA_DEBUG_PC_11   IOMUX_PAD(0x640, 0x1dc, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 683 of file iomux-mx35.h.

#define MX35_PAD_LD12__ARM11P_TOP_TRACE_5   IOMUX_PAD(0x644, 0x1e0, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 689 of file iomux-mx35.h.

#define MX35_PAD_LD12__GPIO2_12   IOMUX_PAD(0x644, 0x1e0, 5, 0x874, 0, NO_PAD_CTRL)

Definition at line 687 of file iomux-mx35.h.

#define MX35_PAD_LD12__IPU_DISPB_DAT_12   IOMUX_PAD(0x644, 0x1e0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 686 of file iomux-mx35.h.

#define MX35_PAD_LD12__SDMA_SDMA_DEBUG_PC_12   IOMUX_PAD(0x644, 0x1e0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 688 of file iomux-mx35.h.

#define MX35_PAD_LD13__ARM11P_TOP_TRACE_6   IOMUX_PAD(0x648, 0x1e4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 694 of file iomux-mx35.h.

#define MX35_PAD_LD13__GPIO2_13   IOMUX_PAD(0x648, 0x1e4, 5, 0x878, 0, NO_PAD_CTRL)

Definition at line 692 of file iomux-mx35.h.

#define MX35_PAD_LD13__IPU_DISPB_DAT_13   IOMUX_PAD(0x648, 0x1e4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 691 of file iomux-mx35.h.

#define MX35_PAD_LD13__SDMA_SDMA_DEBUG_PC_13   IOMUX_PAD(0x648, 0x1e4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 693 of file iomux-mx35.h.

#define MX35_PAD_LD14__ARM11P_TOP_TRACE_7   IOMUX_PAD(0x64c, 0x1e8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 699 of file iomux-mx35.h.

#define MX35_PAD_LD14__GPIO2_14   IOMUX_PAD(0x64c, 0x1e8, 5, 0x87c, 0, NO_PAD_CTRL)

Definition at line 697 of file iomux-mx35.h.

#define MX35_PAD_LD14__IPU_DISPB_DAT_14   IOMUX_PAD(0x64c, 0x1e8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 696 of file iomux-mx35.h.

#define MX35_PAD_LD14__SDMA_SDMA_DEBUG_EVENT_CHANNEL_0   IOMUX_PAD(0x64c, 0x1e8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 698 of file iomux-mx35.h.

#define MX35_PAD_LD15__ARM11P_TOP_TRACE_8   IOMUX_PAD(0x650, 0x1ec, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 704 of file iomux-mx35.h.

#define MX35_PAD_LD15__GPIO2_15   IOMUX_PAD(0x650, 0x1ec, 5, 0x880, 0, NO_PAD_CTRL)

Definition at line 702 of file iomux-mx35.h.

#define MX35_PAD_LD15__IPU_DISPB_DAT_15   IOMUX_PAD(0x650, 0x1ec, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 701 of file iomux-mx35.h.

#define MX35_PAD_LD15__SDMA_SDMA_DEBUG_EVENT_CHANNEL_1   IOMUX_PAD(0x650, 0x1ec, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 703 of file iomux-mx35.h.

#define MX35_PAD_LD16__ARM11P_TOP_TRACE_9   IOMUX_PAD(0x654, 0x1f0, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 710 of file iomux-mx35.h.

#define MX35_PAD_LD16__GPIO2_16   IOMUX_PAD(0x654, 0x1f0, 5, 0x884, 0, NO_PAD_CTRL)

Definition at line 708 of file iomux-mx35.h.

#define MX35_PAD_LD16__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x654, 0x1f0, 2, 0x928, 0, NO_PAD_CTRL)

Definition at line 707 of file iomux-mx35.h.

#define MX35_PAD_LD16__IPU_DISPB_DAT_16   IOMUX_PAD(0x654, 0x1f0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 706 of file iomux-mx35.h.

#define MX35_PAD_LD16__SDMA_SDMA_DEBUG_EVENT_CHANNEL_2   IOMUX_PAD(0x654, 0x1f0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 709 of file iomux-mx35.h.

#define MX35_PAD_LD17__ARM11P_TOP_TRACE_10   IOMUX_PAD(0x658, 0x1f4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 716 of file iomux-mx35.h.

#define MX35_PAD_LD17__GPIO2_17   IOMUX_PAD(0x658, 0x1f4, 5, 0x888, 0, NO_PAD_CTRL)

Definition at line 714 of file iomux-mx35.h.

#define MX35_PAD_LD17__IPU_DISPB_CS2   IOMUX_PAD(0x658, 0x1f4, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 713 of file iomux-mx35.h.

#define MX35_PAD_LD17__IPU_DISPB_DAT_17   IOMUX_PAD(0x658, 0x1f4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 712 of file iomux-mx35.h.

#define MX35_PAD_LD17__SDMA_SDMA_DEBUG_EVENT_CHANNEL_3   IOMUX_PAD(0x658, 0x1f4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 715 of file iomux-mx35.h.

#define MX35_PAD_LD18__ARM11P_TOP_TRACE_11   IOMUX_PAD(0x65c, 0x1f8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 725 of file iomux-mx35.h.

#define MX35_PAD_LD18__ESDHC3_CMD   IOMUX_PAD(0x65c, 0x1f8, 3, 0x818, 0, NO_PAD_CTRL)

Definition at line 721 of file iomux-mx35.h.

#define MX35_PAD_LD18__GPIO3_24   IOMUX_PAD(0x65c, 0x1f8, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 723 of file iomux-mx35.h.

#define MX35_PAD_LD18__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x65c, 0x1f8, 1, 0x924, 1, NO_PAD_CTRL)

Definition at line 719 of file iomux-mx35.h.

#define MX35_PAD_LD18__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x65c, 0x1f8, 2, 0x928, 1, NO_PAD_CTRL)

Definition at line 720 of file iomux-mx35.h.

#define MX35_PAD_LD18__IPU_DISPB_DAT_18   IOMUX_PAD(0x65c, 0x1f8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 718 of file iomux-mx35.h.

#define MX35_PAD_LD18__SDMA_SDMA_DEBUG_EVENT_CHANNEL_4   IOMUX_PAD(0x65c, 0x1f8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 724 of file iomux-mx35.h.

#define MX35_PAD_LD18__USB_TOP_USBOTG_DATA_3   IOMUX_PAD(0x65c, 0x1f8, 4, 0x9b0, 0, NO_PAD_CTRL)

Definition at line 722 of file iomux-mx35.h.

#define MX35_PAD_LD19__ARM11P_TOP_TRACE_12   IOMUX_PAD(0x660, 0x1fc, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 734 of file iomux-mx35.h.

#define MX35_PAD_LD19__ESDHC3_CLK   IOMUX_PAD(0x660, 0x1fc, 3, 0x814, 0, NO_PAD_CTRL)

Definition at line 730 of file iomux-mx35.h.

#define MX35_PAD_LD19__GPIO3_25   IOMUX_PAD(0x660, 0x1fc, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 732 of file iomux-mx35.h.

#define MX35_PAD_LD19__IPU_DISPB_BCLK   IOMUX_PAD(0x660, 0x1fc, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 728 of file iomux-mx35.h.

#define MX35_PAD_LD19__IPU_DISPB_CS1   IOMUX_PAD(0x660, 0x1fc, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 729 of file iomux-mx35.h.

#define MX35_PAD_LD19__IPU_DISPB_DAT_19   IOMUX_PAD(0x660, 0x1fc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 727 of file iomux-mx35.h.

#define MX35_PAD_LD19__SDMA_SDMA_DEBUG_EVENT_CHANNEL_5   IOMUX_PAD(0x660, 0x1fc, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 733 of file iomux-mx35.h.

#define MX35_PAD_LD19__USB_TOP_USBOTG_DIR   IOMUX_PAD(0x660, 0x1fc, 4, 0x9c4, 0, NO_PAD_CTRL)

Definition at line 731 of file iomux-mx35.h.

#define MX35_PAD_LD1__GPIO2_1   IOMUX_PAD(0x618, 0x1b4, 5, 0x894, 0, NO_PAD_CTRL)

Definition at line 642 of file iomux-mx35.h.

#define MX35_PAD_LD1__IPU_DISPB_DAT_1   IOMUX_PAD(0x618, 0x1b4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 641 of file iomux-mx35.h.

#define MX35_PAD_LD1__SDMA_SDMA_DEBUG_PC_1   IOMUX_PAD(0x618, 0x1b4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 643 of file iomux-mx35.h.

#define MX35_PAD_LD20__ARM11P_TOP_TRACE_13   IOMUX_PAD(0x664, 0x200, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 742 of file iomux-mx35.h.

#define MX35_PAD_LD20__ESDHC3_DAT0   IOMUX_PAD(0x664, 0x200, 3, 0x81c, 0, NO_PAD_CTRL)

Definition at line 739 of file iomux-mx35.h.

#define MX35_PAD_LD20__GPIO3_26   IOMUX_PAD(0x664, 0x200, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 740 of file iomux-mx35.h.

#define MX35_PAD_LD20__IPU_DISPB_CS0   IOMUX_PAD(0x664, 0x200, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 737 of file iomux-mx35.h.

#define MX35_PAD_LD20__IPU_DISPB_DAT_20   IOMUX_PAD(0x664, 0x200, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 736 of file iomux-mx35.h.

#define MX35_PAD_LD20__IPU_DISPB_SD_CLK   IOMUX_PAD(0x664, 0x200, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 738 of file iomux-mx35.h.

#define MX35_PAD_LD20__SDMA_SDMA_DEBUG_CORE_STATUS_3   IOMUX_PAD(0x664, 0x200, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 741 of file iomux-mx35.h.

#define MX35_PAD_LD21__ARM11P_TOP_TRACE_14   IOMUX_PAD(0x668, 0x204, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 751 of file iomux-mx35.h.

#define MX35_PAD_LD21__ESDHC3_DAT1   IOMUX_PAD(0x668, 0x204, 3, 0x820, 0, NO_PAD_CTRL)

Definition at line 747 of file iomux-mx35.h.

#define MX35_PAD_LD21__GPIO3_27   IOMUX_PAD(0x668, 0x204, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 749 of file iomux-mx35.h.

#define MX35_PAD_LD21__IPU_DISPB_DAT_21   IOMUX_PAD(0x668, 0x204, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 744 of file iomux-mx35.h.

#define MX35_PAD_LD21__IPU_DISPB_PAR_RS   IOMUX_PAD(0x668, 0x204, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 745 of file iomux-mx35.h.

#define MX35_PAD_LD21__IPU_DISPB_SER_RS   IOMUX_PAD(0x668, 0x204, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 746 of file iomux-mx35.h.

#define MX35_PAD_LD21__SDMA_DEBUG_EVENT_CHANNEL_SEL   IOMUX_PAD(0x668, 0x204, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 750 of file iomux-mx35.h.

#define MX35_PAD_LD21__USB_TOP_USBOTG_STP   IOMUX_PAD(0x668, 0x204, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 748 of file iomux-mx35.h.

#define MX35_PAD_LD22__ARM11P_TOP_TRCTL   IOMUX_PAD(0x66c, 0x208, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 760 of file iomux-mx35.h.

#define MX35_PAD_LD22__ESDHC3_DAT2   IOMUX_PAD(0x66c, 0x208, 3, 0x824, 0, NO_PAD_CTRL)

Definition at line 756 of file iomux-mx35.h.

#define MX35_PAD_LD22__GPIO3_28   IOMUX_PAD(0x66c, 0x208, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 758 of file iomux-mx35.h.

#define MX35_PAD_LD22__IPU_DISPB_DAT_22   IOMUX_PAD(0x66c, 0x208, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 753 of file iomux-mx35.h.

#define MX35_PAD_LD22__IPU_DISPB_SD_D_I   IOMUX_PAD(0x66c, 0x208, 2, 0x92c, 0, NO_PAD_CTRL)

Definition at line 755 of file iomux-mx35.h.

#define MX35_PAD_LD22__IPU_DISPB_WR   IOMUX_PAD(0x66c, 0x208, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 754 of file iomux-mx35.h.

#define MX35_PAD_LD22__SDMA_DEBUG_BUS_ERROR   IOMUX_PAD(0x66c, 0x208, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 759 of file iomux-mx35.h.

#define MX35_PAD_LD22__USB_TOP_USBOTG_NXT   IOMUX_PAD(0x66c, 0x208, 4, 0x9c8, 0, NO_PAD_CTRL)

Definition at line 757 of file iomux-mx35.h.

#define MX35_PAD_LD23__ARM11P_TOP_TRCLK   IOMUX_PAD(0x670, 0x20c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 769 of file iomux-mx35.h.

#define MX35_PAD_LD23__ESDHC3_DAT3   IOMUX_PAD(0x670, 0x20c, 3, 0x828, 0, NO_PAD_CTRL)

Definition at line 765 of file iomux-mx35.h.

#define MX35_PAD_LD23__GPIO3_29   IOMUX_PAD(0x670, 0x20c, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 767 of file iomux-mx35.h.

#define MX35_PAD_LD23__IPU_DISPB_DAT_23   IOMUX_PAD(0x670, 0x20c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 762 of file iomux-mx35.h.

#define MX35_PAD_LD23__IPU_DISPB_RD   IOMUX_PAD(0x670, 0x20c, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 763 of file iomux-mx35.h.

#define MX35_PAD_LD23__IPU_DISPB_SD_D_IO   IOMUX_PAD(0x670, 0x20c, 2, 0x92c, 1, NO_PAD_CTRL)

Definition at line 764 of file iomux-mx35.h.

#define MX35_PAD_LD23__SDMA_DEBUG_MATCHED_DMBUS   IOMUX_PAD(0x670, 0x20c, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 768 of file iomux-mx35.h.

#define MX35_PAD_LD23__USB_TOP_USBOTG_DATA_7   IOMUX_PAD(0x670, 0x20c, 4, 0x9c0, 0, NO_PAD_CTRL)

Definition at line 766 of file iomux-mx35.h.

#define MX35_PAD_LD2__GPIO2_2   IOMUX_PAD(0x61c, 0x1b8, 5, 0x8c0, 0, NO_PAD_CTRL)

Definition at line 646 of file iomux-mx35.h.

#define MX35_PAD_LD2__IPU_DISPB_DAT_2   IOMUX_PAD(0x61c, 0x1b8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 645 of file iomux-mx35.h.

#define MX35_PAD_LD2__SDMA_SDMA_DEBUG_PC_2   IOMUX_PAD(0x61c, 0x1b8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 647 of file iomux-mx35.h.

#define MX35_PAD_LD3__GPIO2_3   IOMUX_PAD(0x620, 0x1bc, 5, 0x8cc, 0, NO_PAD_CTRL)

Definition at line 650 of file iomux-mx35.h.

#define MX35_PAD_LD3__IPU_DISPB_DAT_3   IOMUX_PAD(0x620, 0x1bc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 649 of file iomux-mx35.h.

#define MX35_PAD_LD3__SDMA_SDMA_DEBUG_PC_3   IOMUX_PAD(0x620, 0x1bc, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 651 of file iomux-mx35.h.

#define MX35_PAD_LD4__GPIO2_4   IOMUX_PAD(0x624, 0x1c0, 5, 0x8d0, 0, NO_PAD_CTRL)

Definition at line 654 of file iomux-mx35.h.

#define MX35_PAD_LD4__IPU_DISPB_DAT_4   IOMUX_PAD(0x624, 0x1c0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 653 of file iomux-mx35.h.

#define MX35_PAD_LD4__SDMA_SDMA_DEBUG_PC_4   IOMUX_PAD(0x624, 0x1c0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 655 of file iomux-mx35.h.

#define MX35_PAD_LD5__GPIO2_5   IOMUX_PAD(0x628, 0x1c4, 5, 0x8d4, 0, NO_PAD_CTRL)

Definition at line 658 of file iomux-mx35.h.

#define MX35_PAD_LD5__IPU_DISPB_DAT_5   IOMUX_PAD(0x628, 0x1c4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 657 of file iomux-mx35.h.

#define MX35_PAD_LD5__SDMA_SDMA_DEBUG_PC_5   IOMUX_PAD(0x628, 0x1c4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 659 of file iomux-mx35.h.

#define MX35_PAD_LD6__GPIO2_6   IOMUX_PAD(0x62c, 0x1c8, 5, 0x8d8, 0, NO_PAD_CTRL)

Definition at line 662 of file iomux-mx35.h.

#define MX35_PAD_LD6__IPU_DISPB_DAT_6   IOMUX_PAD(0x62c, 0x1c8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 661 of file iomux-mx35.h.

#define MX35_PAD_LD6__SDMA_SDMA_DEBUG_PC_6   IOMUX_PAD(0x62c, 0x1c8, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 663 of file iomux-mx35.h.

#define MX35_PAD_LD7__GPIO2_7   IOMUX_PAD(0x630, 0x1cc, 5, 0x8dc, 0, NO_PAD_CTRL)

Definition at line 666 of file iomux-mx35.h.

#define MX35_PAD_LD7__IPU_DISPB_DAT_7   IOMUX_PAD(0x630, 0x1cc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 665 of file iomux-mx35.h.

#define MX35_PAD_LD7__SDMA_SDMA_DEBUG_PC_7   IOMUX_PAD(0x630, 0x1cc, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 667 of file iomux-mx35.h.

#define MX35_PAD_LD8__GPIO2_8   IOMUX_PAD(0x634, 0x1d0, 5, 0x8e0, 0, NO_PAD_CTRL)

Definition at line 670 of file iomux-mx35.h.

#define MX35_PAD_LD8__IPU_DISPB_DAT_8   IOMUX_PAD(0x634, 0x1d0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 669 of file iomux-mx35.h.

#define MX35_PAD_LD8__SDMA_SDMA_DEBUG_PC_8   IOMUX_PAD(0x634, 0x1d0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 671 of file iomux-mx35.h.

#define MX35_PAD_LD9__GPIO2_9   IOMUX_PAD(0x638, 0x1d4, 5, 0x8e4, 0, NO_PAD_CTRL)

Definition at line 674 of file iomux-mx35.h.

#define MX35_PAD_LD9__IPU_DISPB_DAT_9   IOMUX_PAD(0x638, 0x1d4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 673 of file iomux-mx35.h.

#define MX35_PAD_LD9__SDMA_SDMA_DEBUG_PC_9   IOMUX_PAD(0x638, 0x1d4, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 675 of file iomux-mx35.h.

#define MX35_PAD_MA10__EMI_MA10   IOMUX_PAD(0x394, 0x054, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 108 of file iomux-mx35.h.

#define MX35_PAD_MLB_CLK__GPIO3_3   IOMUX_PAD(0x738, 0x2d4, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 1116 of file iomux-mx35.h.

#define MX35_PAD_MLB_CLK__MLB_MLBCLK   IOMUX_PAD(0x738, 0x2d4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1115 of file iomux-mx35.h.

#define MX35_PAD_MLB_DAT__GPIO3_4   IOMUX_PAD(0x73c, 0x2d8, 5, 0x904, 1, NO_PAD_CTRL)

Definition at line 1119 of file iomux-mx35.h.

#define MX35_PAD_MLB_DAT__MLB_MLBDAT   IOMUX_PAD(0x73c, 0x2d8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1118 of file iomux-mx35.h.

#define MX35_PAD_MLB_SIG__GPIO3_5   IOMUX_PAD(0x740, 0x2dc, 5, 0x908, 1, NO_PAD_CTRL)

Definition at line 1122 of file iomux-mx35.h.

#define MX35_PAD_MLB_SIG__MLB_MLBSIG   IOMUX_PAD(0x740, 0x2dc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1121 of file iomux-mx35.h.

#define MX35_PAD_NF_CE0__EMI_NANDF_CE0   IOMUX_PAD(0x490, 0x0b8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 242 of file iomux-mx35.h.

#define MX35_PAD_NF_CE0__GPIO1_22   IOMUX_PAD(0x490, 0x0b8, 5, 0x844, 0, NO_PAD_CTRL)

Definition at line 243 of file iomux-mx35.h.

#define MX35_PAD_NFALE__ARM11P_TOP_TRACE_2   IOMUX_PAD(0x4d4, 0x0d0, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 289 of file iomux-mx35.h.

#define MX35_PAD_NFALE__EMI_NANDF_ALE   IOMUX_PAD(0x4d4, 0x0d0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 285 of file iomux-mx35.h.

#define MX35_PAD_NFALE__GPIO2_20   IOMUX_PAD(0x4d4, 0x0d0, 5, 0x898, 0, NO_PAD_CTRL)

Definition at line 288 of file iomux-mx35.h.

#define MX35_PAD_NFALE__IPU_DISPB_CS0   IOMUX_PAD(0x4d4, 0x0d0, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 287 of file iomux-mx35.h.

#define MX35_PAD_NFALE__USB_TOP_USBH2_STP   IOMUX_PAD(0x4d4, 0x0d0, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 286 of file iomux-mx35.h.

#define MX35_PAD_NFCLE__ARM11P_TOP_TRACE_3   IOMUX_PAD(0x4d8, 0x0d4, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 295 of file iomux-mx35.h.

#define MX35_PAD_NFCLE__EMI_NANDF_CLE   IOMUX_PAD(0x4d8, 0x0d4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 291 of file iomux-mx35.h.

#define MX35_PAD_NFCLE__GPIO2_21   IOMUX_PAD(0x4d8, 0x0d4, 5, 0x89c, 0, NO_PAD_CTRL)

Definition at line 294 of file iomux-mx35.h.

#define MX35_PAD_NFCLE__IPU_DISPB_PAR_RS   IOMUX_PAD(0x4d8, 0x0d4, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 293 of file iomux-mx35.h.

#define MX35_PAD_NFCLE__USB_TOP_USBH2_NXT   IOMUX_PAD(0x4d8, 0x0d4, 1, 0x9f0, 0, NO_PAD_CTRL)

Definition at line 292 of file iomux-mx35.h.

#define MX35_PAD_NFRB__ARM11P_TOP_TRCLK   IOMUX_PAD(0x4e0, 0x0dc, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 306 of file iomux-mx35.h.

#define MX35_PAD_NFRB__EMI_NANDF_RB   IOMUX_PAD(0x4e0, 0x0dc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 303 of file iomux-mx35.h.

#define MX35_PAD_NFRB__GPIO2_23   IOMUX_PAD(0x4e0, 0x0dc, 5, 0x8a4, 0, NO_PAD_CTRL)

Definition at line 305 of file iomux-mx35.h.

#define MX35_PAD_NFRB__IPU_DISPB_RD   IOMUX_PAD(0x4e0, 0x0dc, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 304 of file iomux-mx35.h.

#define MX35_PAD_NFRE_B__ARM11P_TOP_TRACE_1   IOMUX_PAD(0x4d0, 0x0cc, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 283 of file iomux-mx35.h.

#define MX35_PAD_NFRE_B__EMI_NANDF_RE_B   IOMUX_PAD(0x4d0, 0x0cc, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 279 of file iomux-mx35.h.

#define MX35_PAD_NFRE_B__GPIO2_19   IOMUX_PAD(0x4d0, 0x0cc, 5, 0x890, 0, NO_PAD_CTRL)

Definition at line 282 of file iomux-mx35.h.

#define MX35_PAD_NFRE_B__IPU_DISPB_BCLK   IOMUX_PAD(0x4d0, 0x0cc, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 281 of file iomux-mx35.h.

#define MX35_PAD_NFRE_B__USB_TOP_USBH2_DIR   IOMUX_PAD(0x4d0, 0x0cc, 1, 0x9ec, 0, NO_PAD_CTRL)

Definition at line 280 of file iomux-mx35.h.

#define MX35_PAD_NFWE_B__ARM11P_TOP_TRACE_0   IOMUX_PAD(0x4cc, 0x0c8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 277 of file iomux-mx35.h.

#define MX35_PAD_NFWE_B__EMI_NANDF_WE_B   IOMUX_PAD(0x4cc, 0x0c8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 273 of file iomux-mx35.h.

#define MX35_PAD_NFWE_B__GPIO2_18   IOMUX_PAD(0x4cc, 0x0c8, 5, 0x88c, 0, NO_PAD_CTRL)

Definition at line 276 of file iomux-mx35.h.

#define MX35_PAD_NFWE_B__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x4cc, 0x0c8, 2, 0x924, 0, NO_PAD_CTRL)

Definition at line 275 of file iomux-mx35.h.

#define MX35_PAD_NFWE_B__USB_TOP_USBH2_DATA_3   IOMUX_PAD(0x4cc, 0x0c8, 1, 0x9d8, 0, NO_PAD_CTRL)

Definition at line 274 of file iomux-mx35.h.

#define MX35_PAD_NFWP_B__ARM11P_TOP_TRCTL   IOMUX_PAD(0x4dc, 0x0d8, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 301 of file iomux-mx35.h.

#define MX35_PAD_NFWP_B__EMI_NANDF_WP_B   IOMUX_PAD(0x4dc, 0x0d8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 297 of file iomux-mx35.h.

#define MX35_PAD_NFWP_B__GPIO2_22   IOMUX_PAD(0x4dc, 0x0d8, 5, 0x8a0, 0, NO_PAD_CTRL)

Definition at line 300 of file iomux-mx35.h.

#define MX35_PAD_NFWP_B__IPU_DISPB_WR   IOMUX_PAD(0x4dc, 0x0d8, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 299 of file iomux-mx35.h.

#define MX35_PAD_NFWP_B__USB_TOP_USBH2_DATA_7   IOMUX_PAD(0x4dc, 0x0d8, 1, 0x9e8, 0, NO_PAD_CTRL)

Definition at line 298 of file iomux-mx35.h.

#define MX35_PAD_OE__EMI_EIM_OE   IOMUX_PAD(0x474, 0x09c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 220 of file iomux-mx35.h.

#define MX35_PAD_POR_B__CCM_POR_B   IOMUX_PAD(0x348, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 68 of file iomux-mx35.h.

#define MX35_PAD_POWER_FAIL__CCM_DSM_WAKEUP_INT_26   IOMUX_PAD(0x360, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 81 of file iomux-mx35.h.

#define MX35_PAD_RAS__EMI_DRAM_RAS   IOMUX_PAD(0x4a4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 253 of file iomux-mx35.h.

#define MX35_PAD_RESET_IN_B__CCM_RESET_IN_B   IOMUX_PAD(0x344, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 66 of file iomux-mx35.h.

#define MX35_PAD_RTCK__ARM11P_TOP_RTCK   IOMUX_PAD(0x5ec, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 613 of file iomux-mx35.h.

#define MX35_PAD_RTS1__ARM11P_TOP_EVNTBUS_18   IOMUX_PAD(0x5d4, 0x190, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 575 of file iomux-mx35.h.

#define MX35_PAD_RTS1__CSPI2_SCLK   IOMUX_PAD(0x5d4, 0x190, 1, 0x7e0, 1, NO_PAD_CTRL)

Definition at line 569 of file iomux-mx35.h.

#define MX35_PAD_RTS1__EMI_NANDF_CE1   IOMUX_PAD(0x5d4, 0x190, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 574 of file iomux-mx35.h.

#define MX35_PAD_RTS1__GPIO3_8   IOMUX_PAD(0x5d4, 0x190, 5, 0x914, 0, NO_PAD_CTRL)

Definition at line 573 of file iomux-mx35.h.

#define MX35_PAD_RTS1__I2C3_SCL   IOMUX_PAD(0x5d4, 0x190, 2, 0x91c, 1, NO_PAD_CTRL)

Definition at line 570 of file iomux-mx35.h.

#define MX35_PAD_RTS1__IPU_CSI_D_0   IOMUX_PAD(0x5d4, 0x190, 3, 0x930, 1, NO_PAD_CTRL)

Definition at line 571 of file iomux-mx35.h.

#define MX35_PAD_RTS1__KPP_COL_6   IOMUX_PAD(0x5d4, 0x190, 4, 0x968, 0, NO_PAD_CTRL)

Definition at line 572 of file iomux-mx35.h.

#define MX35_PAD_RTS1__UART1_RTS   IOMUX_PAD(0x5d4, 0x190, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 568 of file iomux-mx35.h.

#define MX35_PAD_RTS2__AUDMUX_AUD5_RXC   IOMUX_PAD(0x5e4, 0x1a0, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 601 of file iomux-mx35.h.

#define MX35_PAD_RTS2__CAN2_RXCAN   IOMUX_PAD(0x5e4, 0x1a0, 2, 0x7cc, 1, NO_PAD_CTRL)

Definition at line 597 of file iomux-mx35.h.

#define MX35_PAD_RTS2__GPIO3_12   IOMUX_PAD(0x5e4, 0x1a0, 5, 0x8f4, 0, NO_PAD_CTRL)

Definition at line 600 of file iomux-mx35.h.

#define MX35_PAD_RTS2__IPU_CSI_D_2   IOMUX_PAD(0x5e4, 0x1a0, 3, 0x938, 1, NO_PAD_CTRL)

Definition at line 598 of file iomux-mx35.h.

#define MX35_PAD_RTS2__KPP_ROW_6   IOMUX_PAD(0x5e4, 0x1a0, 4, 0x988, 0, NO_PAD_CTRL)

Definition at line 599 of file iomux-mx35.h.

#define MX35_PAD_RTS2__SPDIF_SPDIF_IN1   IOMUX_PAD(0x5e4, 0x1a0, 1, 0x998, 1, NO_PAD_CTRL)

Definition at line 596 of file iomux-mx35.h.

#define MX35_PAD_RTS2__UART2_RTS   IOMUX_PAD(0x5e4, 0x1a0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 595 of file iomux-mx35.h.

#define MX35_PAD_RTS2__UART3_RXD_MUX   IOMUX_PAD(0x5e4, 0x1a0, 7, 0x9a0, 0, NO_PAD_CTRL)

Definition at line 602 of file iomux-mx35.h.

#define MX35_PAD_RW__EMI_EIM_RW   IOMUX_PAD(0x4a0, 0x0c4, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 251 of file iomux-mx35.h.

#define MX35_PAD_RXD1__ARM11P_TOP_EVNTBUS_16   IOMUX_PAD(0x5cc, 0x188, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 560 of file iomux-mx35.h.

#define MX35_PAD_RXD1__CSPI2_MOSI   IOMUX_PAD(0x5cc, 0x188, 1, 0x7ec, 1, NO_PAD_CTRL)

Definition at line 557 of file iomux-mx35.h.

#define MX35_PAD_RXD1__GPIO3_6   IOMUX_PAD(0x5cc, 0x188, 5, 0x90c, 0, NO_PAD_CTRL)

Definition at line 559 of file iomux-mx35.h.

#define MX35_PAD_RXD1__KPP_COL_4   IOMUX_PAD(0x5cc, 0x188, 4, 0x960, 0, NO_PAD_CTRL)

Definition at line 558 of file iomux-mx35.h.

#define MX35_PAD_RXD1__UART1_RXD_MUX   IOMUX_PAD(0x5cc, 0x188, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 556 of file iomux-mx35.h.

#define MX35_PAD_RXD2__GPIO3_10   IOMUX_PAD(0x5dc, 0x198, 5, 0x8ec, 0, NO_PAD_CTRL)

Definition at line 588 of file iomux-mx35.h.

#define MX35_PAD_RXD2__KPP_ROW_4   IOMUX_PAD(0x5dc, 0x198, 4, 0x980, 0, NO_PAD_CTRL)

Definition at line 587 of file iomux-mx35.h.

#define MX35_PAD_RXD2__UART2_RXD_MUX   IOMUX_PAD(0x5dc, 0x198, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 586 of file iomux-mx35.h.

#define MX35_PAD_SCK4__ARM11P_TOP_ARM_COREASID2   IOMUX_PAD(0x56c, 0x128, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 416 of file iomux-mx35.h.

#define MX35_PAD_SCK4__AUDMUX_AUD4_TXC   IOMUX_PAD(0x56c, 0x128, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 414 of file iomux-mx35.h.

#define MX35_PAD_SCK4__GPIO2_30   IOMUX_PAD(0x56c, 0x128, 5, 0x8c4, 0, NO_PAD_CTRL)

Definition at line 415 of file iomux-mx35.h.

#define MX35_PAD_SCK5__ARM11P_TOP_ARM_COREASID6   IOMUX_PAD(0x57c, 0x138, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 438 of file iomux-mx35.h.

#define MX35_PAD_SCK5__AUDMUX_AUD5_TXC   IOMUX_PAD(0x57c, 0x138, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 434 of file iomux-mx35.h.

#define MX35_PAD_SCK5__CSPI2_SCLK   IOMUX_PAD(0x57c, 0x138, 2, 0x7e0, 0, NO_PAD_CTRL)

Definition at line 436 of file iomux-mx35.h.

#define MX35_PAD_SCK5__GPIO1_2   IOMUX_PAD(0x57c, 0x138, 5, 0x848, 0, NO_PAD_CTRL)

Definition at line 437 of file iomux-mx35.h.

#define MX35_PAD_SCK5__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x57c, 0x138, 1, 0x994, 0, NO_PAD_CTRL)

Definition at line 435 of file iomux-mx35.h.

#define MX35_PAD_SCKR__ARM11P_TOP_EVNTBUS_10   IOMUX_PAD(0x584, 0x140, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 447 of file iomux-mx35.h.

#define MX35_PAD_SCKR__ESAI_SCKR   IOMUX_PAD(0x584, 0x140, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 445 of file iomux-mx35.h.

#define MX35_PAD_SCKR__GPIO1_4   IOMUX_PAD(0x584, 0x140, 5, 0x850, 1, NO_PAD_CTRL)

Definition at line 446 of file iomux-mx35.h.

#define MX35_PAD_SCKT__ESAI_SCKT   IOMUX_PAD(0x590, 0x14c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 460 of file iomux-mx35.h.

#define MX35_PAD_SCKT__GPIO1_7   IOMUX_PAD(0x590, 0x14c, 5, 0x85c, 1, NO_PAD_CTRL)

Definition at line 461 of file iomux-mx35.h.

#define MX35_PAD_SCKT__IPU_CSI_D_0   IOMUX_PAD(0x590, 0x14c, 6, 0x930, 0, NO_PAD_CTRL)

Definition at line 462 of file iomux-mx35.h.

#define MX35_PAD_SCKT__KPP_ROW_2   IOMUX_PAD(0x590, 0x14c, 7, 0x978, 1, NO_PAD_CTRL)

Definition at line 463 of file iomux-mx35.h.

#define MX35_PAD_SD0__EMI_DRAM_D_0   IOMUX_PAD(0x3dc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 144 of file iomux-mx35.h.

#define MX35_PAD_SD10__EMI_DRAM_D_10   IOMUX_PAD(0x404, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 164 of file iomux-mx35.h.

#define MX35_PAD_SD11__EMI_DRAM_D_11   IOMUX_PAD(0x408, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 166 of file iomux-mx35.h.

#define MX35_PAD_SD12__EMI_DRAM_D_12   IOMUX_PAD(0x40c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 168 of file iomux-mx35.h.

#define MX35_PAD_SD13__EMI_DRAM_D_13   IOMUX_PAD(0x410, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 170 of file iomux-mx35.h.

#define MX35_PAD_SD14__EMI_DRAM_D_14   IOMUX_PAD(0x414, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 172 of file iomux-mx35.h.

#define MX35_PAD_SD15__EMI_DRAM_D_15   IOMUX_PAD(0x418, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 174 of file iomux-mx35.h.

#define MX35_PAD_SD16__EMI_DRAM_D_16   IOMUX_PAD(0x41c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 176 of file iomux-mx35.h.

#define MX35_PAD_SD17__EMI_DRAM_D_17   IOMUX_PAD(0x420, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 178 of file iomux-mx35.h.

#define MX35_PAD_SD18__EMI_DRAM_D_18   IOMUX_PAD(0x424, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 180 of file iomux-mx35.h.

#define MX35_PAD_SD19__EMI_DRAM_D_19   IOMUX_PAD(0x428, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 182 of file iomux-mx35.h.

#define MX35_PAD_SD1__EMI_DRAM_D_1   IOMUX_PAD(0x3e0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 146 of file iomux-mx35.h.

#define MX35_PAD_SD1_CLK__ARM11P_TOP_TRCLK   IOMUX_PAD(0x698, 0x234, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 830 of file iomux-mx35.h.

#define MX35_PAD_SD1_CLK__ESDHC1_CLK   IOMUX_PAD(0x698, 0x234, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 825 of file iomux-mx35.h.

#define MX35_PAD_SD1_CLK__GPIO1_7   IOMUX_PAD(0x698, 0x234, 5, 0x85c, 2, NO_PAD_CTRL)

Definition at line 829 of file iomux-mx35.h.

#define MX35_PAD_SD1_CLK__IPU_DISPB_BCLK   IOMUX_PAD(0x698, 0x234, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 827 of file iomux-mx35.h.

#define MX35_PAD_SD1_CLK__MSHC_BS   IOMUX_PAD(0x698, 0x234, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 826 of file iomux-mx35.h.

#define MX35_PAD_SD1_CLK__USB_TOP_USBOTG_DATA_5   IOMUX_PAD(0x698, 0x234, 4, 0x9b8, 0, NO_PAD_CTRL)

Definition at line 828 of file iomux-mx35.h.

#define MX35_PAD_SD1_CMD__ARM11P_TOP_TRCTL   IOMUX_PAD(0x694, 0x230, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 823 of file iomux-mx35.h.

#define MX35_PAD_SD1_CMD__ESDHC1_CMD   IOMUX_PAD(0x694, 0x230, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 818 of file iomux-mx35.h.

#define MX35_PAD_SD1_CMD__GPIO1_6   IOMUX_PAD(0x694, 0x230, 5, 0x858, 2, NO_PAD_CTRL)

Definition at line 822 of file iomux-mx35.h.

#define MX35_PAD_SD1_CMD__IPU_DISPB_D0_VSYNC   IOMUX_PAD(0x694, 0x230, 3, 0x924, 2, NO_PAD_CTRL)

Definition at line 820 of file iomux-mx35.h.

#define MX35_PAD_SD1_CMD__MSHC_SCLK   IOMUX_PAD(0x694, 0x230, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 819 of file iomux-mx35.h.

#define MX35_PAD_SD1_CMD__USB_TOP_USBOTG_DATA_4   IOMUX_PAD(0x694, 0x230, 4, 0x9b4, 0, NO_PAD_CTRL)

Definition at line 821 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA0__ARM11P_TOP_TRACE_23   IOMUX_PAD(0x69c, 0x238, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 837 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA0__ESDHC1_DAT0   IOMUX_PAD(0x69c, 0x238, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 832 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA0__GPIO1_8   IOMUX_PAD(0x69c, 0x238, 5, 0x860, 2, NO_PAD_CTRL)

Definition at line 836 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA0__IPU_DISPB_CS0   IOMUX_PAD(0x69c, 0x238, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 834 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA0__MSHC_DATA_0   IOMUX_PAD(0x69c, 0x238, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 833 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA0__USB_TOP_USBOTG_DATA_6   IOMUX_PAD(0x69c, 0x238, 4, 0x9bc, 0, NO_PAD_CTRL)

Definition at line 835 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA1__ARM11P_TOP_TRACE_24   IOMUX_PAD(0x6a0, 0x23c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 844 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA1__ESDHC1_DAT1   IOMUX_PAD(0x6a0, 0x23c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 839 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA1__GPIO1_9   IOMUX_PAD(0x6a0, 0x23c, 5, 0x864, 1, NO_PAD_CTRL)

Definition at line 843 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA1__IPU_DISPB_PAR_RS   IOMUX_PAD(0x6a0, 0x23c, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 841 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA1__MSHC_DATA_1   IOMUX_PAD(0x6a0, 0x23c, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 840 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA1__USB_TOP_USBOTG_DATA_0   IOMUX_PAD(0x6a0, 0x23c, 4, 0x9a4, 0, NO_PAD_CTRL)

Definition at line 842 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA2__ARM11P_TOP_TRACE_25   IOMUX_PAD(0x6a4, 0x240, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 851 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA2__ESDHC1_DAT2   IOMUX_PAD(0x6a4, 0x240, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 846 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA2__GPIO1_10   IOMUX_PAD(0x6a4, 0x240, 5, 0x830, 1, NO_PAD_CTRL)

Definition at line 850 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA2__IPU_DISPB_WR   IOMUX_PAD(0x6a4, 0x240, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 848 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA2__MSHC_DATA_2   IOMUX_PAD(0x6a4, 0x240, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 847 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA2__USB_TOP_USBOTG_DATA_1   IOMUX_PAD(0x6a4, 0x240, 4, 0x9a8, 0, NO_PAD_CTRL)

Definition at line 849 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA3__ARM11P_TOP_TRACE_26   IOMUX_PAD(0x6a8, 0x244, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 858 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA3__ESDHC1_DAT3   IOMUX_PAD(0x6a8, 0x244, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 853 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA3__GPIO1_11   IOMUX_PAD(0x6a8, 0x244, 5, 0x834, 1, NO_PAD_CTRL)

Definition at line 857 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA3__IPU_DISPB_RD   IOMUX_PAD(0x6a8, 0x244, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 855 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA3__MSHC_DATA_3   IOMUX_PAD(0x6a8, 0x244, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 854 of file iomux-mx35.h.

#define MX35_PAD_SD1_DATA3__USB_TOP_USBOTG_DATA_2   IOMUX_PAD(0x6a8, 0x244, 4, 0x9ac, 0, NO_PAD_CTRL)

Definition at line 856 of file iomux-mx35.h.

#define MX35_PAD_SD20__EMI_DRAM_D_20   IOMUX_PAD(0x42c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 184 of file iomux-mx35.h.

#define MX35_PAD_SD21__EMI_DRAM_D_21   IOMUX_PAD(0x430, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 186 of file iomux-mx35.h.

#define MX35_PAD_SD22__EMI_DRAM_D_22   IOMUX_PAD(0x434, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 188 of file iomux-mx35.h.

#define MX35_PAD_SD23__EMI_DRAM_D_23   IOMUX_PAD(0x438, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 190 of file iomux-mx35.h.

#define MX35_PAD_SD24__EMI_DRAM_D_24   IOMUX_PAD(0x43c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 192 of file iomux-mx35.h.

#define MX35_PAD_SD25__EMI_DRAM_D_25   IOMUX_PAD(0x440, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 194 of file iomux-mx35.h.

#define MX35_PAD_SD26__EMI_DRAM_D_26   IOMUX_PAD(0x444, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 196 of file iomux-mx35.h.

#define MX35_PAD_SD27__EMI_DRAM_D_27   IOMUX_PAD(0x448, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 198 of file iomux-mx35.h.

#define MX35_PAD_SD28__EMI_DRAM_D_28   IOMUX_PAD(0x44c, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 200 of file iomux-mx35.h.

#define MX35_PAD_SD29__EMI_DRAM_D_29   IOMUX_PAD(0x450, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 202 of file iomux-mx35.h.

#define MX35_PAD_SD2__EMI_DRAM_D_2   IOMUX_PAD(0x3e4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 148 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__ESDHC1_DAT5   IOMUX_PAD(0x6b0, 0x24c, 2, 0x808, 0, NO_PAD_CTRL)

Definition at line 871 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__ESDHC2_CLK   IOMUX_PAD(0x6b0, 0x24c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 869 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__GPIO2_1   IOMUX_PAD(0x6b0, 0x24c, 5, 0x894, 1, NO_PAD_CTRL)

Definition at line 874 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__I2C3_SDA   IOMUX_PAD(0x6b0, 0x24c, 1, 0x920, 2, NO_PAD_CTRL)

Definition at line 870 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__IPU_CSI_D_3   IOMUX_PAD(0x6b0, 0x24c, 3, 0x93c, 2, NO_PAD_CTRL)

Definition at line 872 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__IPU_DISPB_CS2   IOMUX_PAD(0x6b0, 0x24c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 876 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__SPDIF_SPDIF_IN1   IOMUX_PAD(0x6b0, 0x24c, 6, 0x998, 2, NO_PAD_CTRL)

Definition at line 875 of file iomux-mx35.h.

#define MX35_PAD_SD2_CLK__USB_TOP_USBH2_DATA_5   IOMUX_PAD(0x6b0, 0x24c, 4, 0x9e0, 0, NO_PAD_CTRL)

Definition at line 873 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__ESDHC1_DAT4   IOMUX_PAD(0x6ac, 0x248, 2, 0x804, 0, NO_PAD_CTRL)

Definition at line 862 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__ESDHC2_CMD   IOMUX_PAD(0x6ac, 0x248, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 860 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__GPIO2_0   IOMUX_PAD(0x6ac, 0x248, 5, 0x868, 2, NO_PAD_CTRL)

Definition at line 865 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__I2C3_SCL   IOMUX_PAD(0x6ac, 0x248, 1, 0x91c, 2, NO_PAD_CTRL)

Definition at line 861 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__IPU_CSI_D_2   IOMUX_PAD(0x6ac, 0x248, 3, 0x938, 2, NO_PAD_CTRL)

Definition at line 863 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__IPU_DISPB_D12_VSYNC   IOMUX_PAD(0x6ac, 0x248, 7, 0x928, 3, NO_PAD_CTRL)

Definition at line 867 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x6ac, 0x248, 6, 0x0, 0, NO_PAD_CTRL)

Definition at line 866 of file iomux-mx35.h.

#define MX35_PAD_SD2_CMD__USB_TOP_USBH2_DATA_4   IOMUX_PAD(0x6ac, 0x248, 4, 0x9dc, 0, NO_PAD_CTRL)

Definition at line 864 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA0__ESDHC1_DAT6   IOMUX_PAD(0x6b4, 0x250, 2, 0x80c, 0, NO_PAD_CTRL)

Definition at line 880 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA0__ESDHC2_DAT0   IOMUX_PAD(0x6b4, 0x250, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 878 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA0__GPIO2_2   IOMUX_PAD(0x6b4, 0x250, 5, 0x8c0, 1, NO_PAD_CTRL)

Definition at line 883 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA0__IPU_CSI_D_4   IOMUX_PAD(0x6b4, 0x250, 3, 0x940, 1, NO_PAD_CTRL)

Definition at line 881 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA0__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x6b4, 0x250, 6, 0x994, 3, NO_PAD_CTRL)

Definition at line 884 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA0__UART3_RXD_MUX   IOMUX_PAD(0x6b4, 0x250, 1, 0x9a0, 1, NO_PAD_CTRL)

Definition at line 879 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA0__USB_TOP_USBH2_DATA_6   IOMUX_PAD(0x6b4, 0x250, 4, 0x9e4, 0, NO_PAD_CTRL)

Definition at line 882 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA1__ESDHC1_DAT7   IOMUX_PAD(0x6b8, 0x254, 2, 0x810, 0, NO_PAD_CTRL)

Definition at line 888 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA1__ESDHC2_DAT1   IOMUX_PAD(0x6b8, 0x254, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 886 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA1__GPIO2_3   IOMUX_PAD(0x6b8, 0x254, 5, 0x8cc, 1, NO_PAD_CTRL)

Definition at line 891 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA1__IPU_CSI_D_5   IOMUX_PAD(0x6b8, 0x254, 3, 0x944, 1, NO_PAD_CTRL)

Definition at line 889 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA1__UART3_TXD_MUX   IOMUX_PAD(0x6b8, 0x254, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 887 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA1__USB_TOP_USBH2_DATA_0   IOMUX_PAD(0x6b8, 0x254, 4, 0x9cc, 0, NO_PAD_CTRL)

Definition at line 890 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA2__CAN1_RXCAN   IOMUX_PAD(0x6bc, 0x258, 2, 0x7c8, 1, NO_PAD_CTRL)

Definition at line 895 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA2__ESDHC2_DAT2   IOMUX_PAD(0x6bc, 0x258, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 893 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA2__GPIO2_4   IOMUX_PAD(0x6bc, 0x258, 5, 0x8d0, 1, NO_PAD_CTRL)

Definition at line 898 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA2__IPU_CSI_D_6   IOMUX_PAD(0x6bc, 0x258, 3, 0x948, 1, NO_PAD_CTRL)

Definition at line 896 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA2__UART3_RTS   IOMUX_PAD(0x6bc, 0x258, 1, 0x99c, 0, NO_PAD_CTRL)

Definition at line 894 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA2__USB_TOP_USBH2_DATA_1   IOMUX_PAD(0x6bc, 0x258, 4, 0x9d0, 0, NO_PAD_CTRL)

Definition at line 897 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA3__CAN1_TXCAN   IOMUX_PAD(0x6c0, 0x25c, 2, 0x0, 0, NO_PAD_CTRL)

Definition at line 902 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA3__ESDHC2_DAT3   IOMUX_PAD(0x6c0, 0x25c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 900 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA3__GPIO2_5   IOMUX_PAD(0x6c0, 0x25c, 5, 0x8d4, 1, NO_PAD_CTRL)

Definition at line 905 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA3__IPU_CSI_D_7   IOMUX_PAD(0x6c0, 0x25c, 3, 0x94c, 1, NO_PAD_CTRL)

Definition at line 903 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA3__UART3_CTS   IOMUX_PAD(0x6c0, 0x25c, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 901 of file iomux-mx35.h.

#define MX35_PAD_SD2_DATA3__USB_TOP_USBH2_DATA_2   IOMUX_PAD(0x6c0, 0x25c, 4, 0x9d4, 0, NO_PAD_CTRL)

Definition at line 904 of file iomux-mx35.h.

#define MX35_PAD_SD30__EMI_DRAM_D_30   IOMUX_PAD(0x454, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 204 of file iomux-mx35.h.

#define MX35_PAD_SD31__EMI_DRAM_D_31   IOMUX_PAD(0x458, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 206 of file iomux-mx35.h.

#define MX35_PAD_SD3__EMI_DRAM_D_3   IOMUX_PAD(0x3e8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 150 of file iomux-mx35.h.

#define MX35_PAD_SD4__EMI_DRAM_D_4   IOMUX_PAD(0x3ec, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 152 of file iomux-mx35.h.

#define MX35_PAD_SD5__EMI_DRAM_D_5   IOMUX_PAD(0x3f0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 154 of file iomux-mx35.h.

#define MX35_PAD_SD6__EMI_DRAM_D_6   IOMUX_PAD(0x3f4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 156 of file iomux-mx35.h.

#define MX35_PAD_SD7__EMI_DRAM_D_7   IOMUX_PAD(0x3f8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 158 of file iomux-mx35.h.

#define MX35_PAD_SD8__EMI_DRAM_D_8   IOMUX_PAD(0x3fc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 160 of file iomux-mx35.h.

#define MX35_PAD_SD9__EMI_DRAM_D_9   IOMUX_PAD(0x400, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 162 of file iomux-mx35.h.

#define MX35_PAD_SDBA0__EMI_EIM_SDBA0   IOMUX_PAD(0x3d8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 142 of file iomux-mx35.h.

#define MX35_PAD_SDBA1__EMI_EIM_SDBA1   IOMUX_PAD(0x3d4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 140 of file iomux-mx35.h.

#define MX35_PAD_SDCKE0__EMI_DRAM_SDCKE_0   IOMUX_PAD(0x4b0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 259 of file iomux-mx35.h.

#define MX35_PAD_SDCKE1__EMI_DRAM_SDCKE_1   IOMUX_PAD(0x4b4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 261 of file iomux-mx35.h.

#define MX35_PAD_SDCLK__EMI_DRAM_SDCLK   IOMUX_PAD(0x4b8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 263 of file iomux-mx35.h.

#define MX35_PAD_SDQS0__EMI_DRAM_SDQS_0   IOMUX_PAD(0x4bc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 265 of file iomux-mx35.h.

#define MX35_PAD_SDQS1__EMI_DRAM_SDQS_1   IOMUX_PAD(0x4c0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 267 of file iomux-mx35.h.

#define MX35_PAD_SDQS2__EMI_DRAM_SDQS_2   IOMUX_PAD(0x4c4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 269 of file iomux-mx35.h.

#define MX35_PAD_SDQS3__EMI_DRAM_SDQS_3   IOMUX_PAD(0x4c8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 271 of file iomux-mx35.h.

#define MX35_PAD_SDWE__EMI_DRAM_SDWE   IOMUX_PAD(0x4ac, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 257 of file iomux-mx35.h.

#define MX35_PAD_SJC_MOD__SJC_MOD   IOMUX_PAD(0x608, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 627 of file iomux-mx35.h.

#define MX35_PAD_SRXD4__ARM11P_TOP_ARM_COREASID1   IOMUX_PAD(0x568, 0x124, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 412 of file iomux-mx35.h.

#define MX35_PAD_SRXD4__AUDMUX_AUD4_RXD   IOMUX_PAD(0x568, 0x124, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 410 of file iomux-mx35.h.

#define MX35_PAD_SRXD4__GPIO2_29   IOMUX_PAD(0x568, 0x124, 5, 0x8bc, 0, NO_PAD_CTRL)

Definition at line 411 of file iomux-mx35.h.

#define MX35_PAD_SRXD5__ARM11P_TOP_ARM_COREASID5   IOMUX_PAD(0x578, 0x134, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 432 of file iomux-mx35.h.

#define MX35_PAD_SRXD5__AUDMUX_AUD5_RXD   IOMUX_PAD(0x578, 0x134, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 428 of file iomux-mx35.h.

#define MX35_PAD_SRXD5__CSPI2_MISO   IOMUX_PAD(0x578, 0x134, 2, 0x7e8, 0, NO_PAD_CTRL)

Definition at line 430 of file iomux-mx35.h.

#define MX35_PAD_SRXD5__GPIO1_1   IOMUX_PAD(0x578, 0x134, 5, 0x838, 1, NO_PAD_CTRL)

Definition at line 431 of file iomux-mx35.h.

#define MX35_PAD_SRXD5__SPDIF_SPDIF_IN1   IOMUX_PAD(0x578, 0x134, 1, 0x998, 0, NO_PAD_CTRL)

Definition at line 429 of file iomux-mx35.h.

#define MX35_PAD_STXD4__ARM11P_TOP_ARM_COREASID0   IOMUX_PAD(0x564, 0x120, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 408 of file iomux-mx35.h.

#define MX35_PAD_STXD4__AUDMUX_AUD4_TXD   IOMUX_PAD(0x564, 0x120, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 406 of file iomux-mx35.h.

#define MX35_PAD_STXD4__GPIO2_28   IOMUX_PAD(0x564, 0x120, 5, 0x8b8, 0, NO_PAD_CTRL)

Definition at line 407 of file iomux-mx35.h.

#define MX35_PAD_STXD5__ARM11P_TOP_ARM_COREASID4   IOMUX_PAD(0x574, 0x130, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 426 of file iomux-mx35.h.

#define MX35_PAD_STXD5__AUDMUX_AUD5_TXD   IOMUX_PAD(0x574, 0x130, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 422 of file iomux-mx35.h.

#define MX35_PAD_STXD5__CSPI2_MOSI   IOMUX_PAD(0x574, 0x130, 2, 0x7ec, 0, NO_PAD_CTRL)

Definition at line 424 of file iomux-mx35.h.

#define MX35_PAD_STXD5__GPIO1_0   IOMUX_PAD(0x574, 0x130, 5, 0x82c, 1, NO_PAD_CTRL)

Definition at line 425 of file iomux-mx35.h.

#define MX35_PAD_STXD5__SPDIF_SPDIF_OUT1   IOMUX_PAD(0x574, 0x130, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 423 of file iomux-mx35.h.

#define MX35_PAD_STXFS4__ARM11P_TOP_ARM_COREASID3   IOMUX_PAD(0x570, 0x12c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 420 of file iomux-mx35.h.

#define MX35_PAD_STXFS4__AUDMUX_AUD4_TXFS   IOMUX_PAD(0x570, 0x12c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 418 of file iomux-mx35.h.

#define MX35_PAD_STXFS4__GPIO2_31   IOMUX_PAD(0x570, 0x12c, 5, 0x8c8, 0, NO_PAD_CTRL)

Definition at line 419 of file iomux-mx35.h.

#define MX35_PAD_STXFS5__ARM11P_TOP_ARM_COREASID7   IOMUX_PAD(0x580, 0x13c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 443 of file iomux-mx35.h.

#define MX35_PAD_STXFS5__AUDMUX_AUD5_TXFS   IOMUX_PAD(0x580, 0x13c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 440 of file iomux-mx35.h.

#define MX35_PAD_STXFS5__CSPI2_RDY   IOMUX_PAD(0x580, 0x13c, 2, 0x7e4, 0, NO_PAD_CTRL)

Definition at line 441 of file iomux-mx35.h.

#define MX35_PAD_STXFS5__GPIO1_3   IOMUX_PAD(0x580, 0x13c, 5, 0x84c, 0, NO_PAD_CTRL)

Definition at line 442 of file iomux-mx35.h.

#define MX35_PAD_TCK__SJC_TCK   IOMUX_PAD(0x5f0, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 615 of file iomux-mx35.h.

#define MX35_PAD_TDI__SJC_TDI   IOMUX_PAD(0x5f8, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 619 of file iomux-mx35.h.

#define MX35_PAD_TDO__SJC_TDO   IOMUX_PAD(0x5fc, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 621 of file iomux-mx35.h.

#define MX35_PAD_TEST_MODE__TCU_TEST_MODE   IOMUX_PAD(0x790, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 1264 of file iomux-mx35.h.

#define MX35_PAD_TMS__SJC_TMS   IOMUX_PAD(0x5f4, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 617 of file iomux-mx35.h.

#define MX35_PAD_TRSTB__SJC_TRSTB   IOMUX_PAD(0x600, 0x0, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 623 of file iomux-mx35.h.

#define MX35_PAD_TX0__CSPI1_SS3   IOMUX_PAD(0x5b0, 0x16c, 2, 0x7dc, 0, NO_PAD_CTRL)

Definition at line 518 of file iomux-mx35.h.

#define MX35_PAD_TX0__EMI_DTACK_B   IOMUX_PAD(0x5b0, 0x16c, 3, 0x800, 1, NO_PAD_CTRL)

Definition at line 519 of file iomux-mx35.h.

#define MX35_PAD_TX0__ESAI_TX0   IOMUX_PAD(0x5b0, 0x16c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 516 of file iomux-mx35.h.

#define MX35_PAD_TX0__GPIO1_15   IOMUX_PAD(0x5b0, 0x16c, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 521 of file iomux-mx35.h.

#define MX35_PAD_TX0__IPU_CSI_D_7   IOMUX_PAD(0x5b0, 0x16c, 6, 0x94c, 0, NO_PAD_CTRL)

Definition at line 522 of file iomux-mx35.h.

#define MX35_PAD_TX0__KPP_COL_2   IOMUX_PAD(0x5b0, 0x16c, 7, 0x958, 1, NO_PAD_CTRL)

Definition at line 523 of file iomux-mx35.h.

#define MX35_PAD_TX0__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x5b0, 0x16c, 1, 0x994, 1, NO_PAD_CTRL)

Definition at line 517 of file iomux-mx35.h.

#define MX35_PAD_TX0__UART2_DCD   IOMUX_PAD(0x5b0, 0x16c, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 520 of file iomux-mx35.h.

#define MX35_PAD_TX1__CCM_PMIC_RDY   IOMUX_PAD(0x5ac, 0x168, 1, 0x7d4, 1, NO_PAD_CTRL)

Definition at line 508 of file iomux-mx35.h.

#define MX35_PAD_TX1__CSPI1_SS2   IOMUX_PAD(0x5ac, 0x168, 2, 0x7d8, 2, NO_PAD_CTRL)

Definition at line 509 of file iomux-mx35.h.

#define MX35_PAD_TX1__EMI_NANDF_CE3   IOMUX_PAD(0x5ac, 0x168, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 510 of file iomux-mx35.h.

#define MX35_PAD_TX1__ESAI_TX1   IOMUX_PAD(0x5ac, 0x168, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 507 of file iomux-mx35.h.

#define MX35_PAD_TX1__GPIO1_14   IOMUX_PAD(0x5ac, 0x168, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 512 of file iomux-mx35.h.

#define MX35_PAD_TX1__IPU_CSI_D_6   IOMUX_PAD(0x5ac, 0x168, 6, 0x948, 0, NO_PAD_CTRL)

Definition at line 513 of file iomux-mx35.h.

#define MX35_PAD_TX1__KPP_COL_1   IOMUX_PAD(0x5ac, 0x168, 7, 0x954, 1, NO_PAD_CTRL)

Definition at line 514 of file iomux-mx35.h.

#define MX35_PAD_TX1__UART2_RI   IOMUX_PAD(0x5ac, 0x168, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 511 of file iomux-mx35.h.

#define MX35_PAD_TX2_RX3__EMI_NANDF_CE2   IOMUX_PAD(0x5a8, 0x164, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 502 of file iomux-mx35.h.

#define MX35_PAD_TX2_RX3__ESAI_TX2_RX3   IOMUX_PAD(0x5a8, 0x164, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 500 of file iomux-mx35.h.

#define MX35_PAD_TX2_RX3__GPIO1_13   IOMUX_PAD(0x5a8, 0x164, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 503 of file iomux-mx35.h.

#define MX35_PAD_TX2_RX3__I2C3_SDA   IOMUX_PAD(0x5a8, 0x164, 1, 0x920, 0, NO_PAD_CTRL)

Definition at line 501 of file iomux-mx35.h.

#define MX35_PAD_TX2_RX3__IPU_CSI_D_5   IOMUX_PAD(0x5a8, 0x164, 6, 0x944, 0, NO_PAD_CTRL)

Definition at line 504 of file iomux-mx35.h.

#define MX35_PAD_TX2_RX3__KPP_COL_0   IOMUX_PAD(0x5a8, 0x164, 7, 0x950, 1, NO_PAD_CTRL)

Definition at line 505 of file iomux-mx35.h.

#define MX35_PAD_TX3_RX2__EMI_NANDF_CE1   IOMUX_PAD(0x5a4, 0x160, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 495 of file iomux-mx35.h.

#define MX35_PAD_TX3_RX2__ESAI_TX3_RX2   IOMUX_PAD(0x5a4, 0x160, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 493 of file iomux-mx35.h.

#define MX35_PAD_TX3_RX2__GPIO1_12   IOMUX_PAD(0x5a4, 0x160, 5, 0x0, 0, NO_PAD_CTRL)

Definition at line 496 of file iomux-mx35.h.

#define MX35_PAD_TX3_RX2__I2C3_SCL   IOMUX_PAD(0x5a4, 0x160, 1, 0x91c, 0, NO_PAD_CTRL)

Definition at line 494 of file iomux-mx35.h.

#define MX35_PAD_TX3_RX2__IPU_CSI_D_4   IOMUX_PAD(0x5a4, 0x160, 6, 0x940, 0, NO_PAD_CTRL)

Definition at line 497 of file iomux-mx35.h.

#define MX35_PAD_TX3_RX2__KPP_ROW_1   IOMUX_PAD(0x5a4, 0x160, 7, 0x974, 1, NO_PAD_CTRL)

Definition at line 498 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__AUDMUX_AUD4_RXFS   IOMUX_PAD(0x5a0, 0x15c, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 485 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__CAN2_RXCAN   IOMUX_PAD(0x5a0, 0x15c, 3, 0x7cc, 0, NO_PAD_CTRL)

Definition at line 487 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__CSPI2_SS3   IOMUX_PAD(0x5a0, 0x15c, 2, 0x7fc, 0, NO_PAD_CTRL)

Definition at line 486 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__ESAI_TX4_RX1   IOMUX_PAD(0x5a0, 0x15c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 484 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__GPIO1_11   IOMUX_PAD(0x5a0, 0x15c, 5, 0x834, 0, NO_PAD_CTRL)

Definition at line 489 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__IPU_CSI_D_3   IOMUX_PAD(0x5a0, 0x15c, 6, 0x93c, 0, NO_PAD_CTRL)

Definition at line 490 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__KPP_ROW_0   IOMUX_PAD(0x5a0, 0x15c, 7, 0x970, 1, NO_PAD_CTRL)

Definition at line 491 of file iomux-mx35.h.

#define MX35_PAD_TX4_RX1__UART2_DSR   IOMUX_PAD(0x5a0, 0x15c, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 488 of file iomux-mx35.h.

#define MX35_PAD_TX5_RX0__AUDMUX_AUD4_RXC   IOMUX_PAD(0x59c, 0x158, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 477 of file iomux-mx35.h.

#define MX35_PAD_TX5_RX0__CAN2_TXCAN   IOMUX_PAD(0x59c, 0x158, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 479 of file iomux-mx35.h.

#define MX35_PAD_TX5_RX0__CSPI2_SS2   IOMUX_PAD(0x59c, 0x158, 2, 0x7f8, 1, NO_PAD_CTRL)

Definition at line 478 of file iomux-mx35.h.

#define MX35_PAD_TX5_RX0__EMI_M3IF_CHOSEN_MASTER_0   IOMUX_PAD(0x59c, 0x158, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 482 of file iomux-mx35.h.

#define MX35_PAD_TX5_RX0__ESAI_TX5_RX0   IOMUX_PAD(0x59c, 0x158, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 476 of file iomux-mx35.h.

#define MX35_PAD_TX5_RX0__GPIO1_10   IOMUX_PAD(0x59c, 0x158, 5, 0x830, 0, NO_PAD_CTRL)

Definition at line 481 of file iomux-mx35.h.

#define MX35_PAD_TX5_RX0__UART2_DTR   IOMUX_PAD(0x59c, 0x158, 4, 0x0, 0, NO_PAD_CTRL)

Definition at line 480 of file iomux-mx35.h.

#define MX35_PAD_TXD1__ARM11P_TOP_EVNTBUS_17   IOMUX_PAD(0x5d0, 0x18c, 7, 0x0, 0, NO_PAD_CTRL)

Definition at line 566 of file iomux-mx35.h.

#define MX35_PAD_TXD1__CSPI2_MISO   IOMUX_PAD(0x5d0, 0x18c, 1, 0x7e8, 1, NO_PAD_CTRL)

Definition at line 563 of file iomux-mx35.h.

#define MX35_PAD_TXD1__GPIO3_7   IOMUX_PAD(0x5d0, 0x18c, 5, 0x910, 0, NO_PAD_CTRL)

Definition at line 565 of file iomux-mx35.h.

#define MX35_PAD_TXD1__KPP_COL_5   IOMUX_PAD(0x5d0, 0x18c, 4, 0x964, 0, NO_PAD_CTRL)

Definition at line 564 of file iomux-mx35.h.

#define MX35_PAD_TXD1__UART1_TXD_MUX   IOMUX_PAD(0x5d0, 0x18c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 562 of file iomux-mx35.h.

#define MX35_PAD_TXD2__GPIO3_11   IOMUX_PAD(0x5e0, 0x19c, 5, 0x8f0, 0, NO_PAD_CTRL)

Definition at line 593 of file iomux-mx35.h.

#define MX35_PAD_TXD2__KPP_ROW_5   IOMUX_PAD(0x5e0, 0x19c, 4, 0x984, 0, NO_PAD_CTRL)

Definition at line 592 of file iomux-mx35.h.

#define MX35_PAD_TXD2__SPDIF_SPDIF_EXTCLK   IOMUX_PAD(0x5e0, 0x19c, 1, 0x994, 2, NO_PAD_CTRL)

Definition at line 591 of file iomux-mx35.h.

#define MX35_PAD_TXD2__UART2_TXD_MUX   IOMUX_PAD(0x5e0, 0x19c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 590 of file iomux-mx35.h.

#define MX35_PAD_USBOTG_OC__GPIO3_15   IOMUX_PAD(0x610, 0x1ac, 5, 0x900, 0, NO_PAD_CTRL)

Definition at line 635 of file iomux-mx35.h.

#define MX35_PAD_USBOTG_OC__USB_TOP_USBH2_OC   IOMUX_PAD(0x610, 0x1ac, 1, 0x9f4, 1, NO_PAD_CTRL)

Definition at line 634 of file iomux-mx35.h.

#define MX35_PAD_USBOTG_OC__USB_TOP_USBOTG_OC   IOMUX_PAD(0x610, 0x1ac, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 633 of file iomux-mx35.h.

#define MX35_PAD_USBOTG_PWR__GPIO3_14   IOMUX_PAD(0x60c, 0x1a8, 5, 0x8fc, 0, NO_PAD_CTRL)

Definition at line 631 of file iomux-mx35.h.

#define MX35_PAD_USBOTG_PWR__USB_TOP_USBH2_PWR   IOMUX_PAD(0x60c, 0x1a8, 1, 0x0, 0, NO_PAD_CTRL)

Definition at line 630 of file iomux-mx35.h.

#define MX35_PAD_USBOTG_PWR__USB_TOP_USBOTG_PWR   IOMUX_PAD(0x60c, 0x1a8, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 629 of file iomux-mx35.h.

#define MX35_PAD_VSTBY__CCM_VSTBY   IOMUX_PAD(0x364, 0x024, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 83 of file iomux-mx35.h.

#define MX35_PAD_VSTBY__GPIO1_7   IOMUX_PAD(0x364, 0x024, 5, 0x85c, 0, NO_PAD_CTRL)

Definition at line 84 of file iomux-mx35.h.

#define MX35_PAD_WDOG_RST__GPIO1_6   IOMUX_PAD(0x330, 0x00c, 5, 0x858, 0, NO_PAD_CTRL)

Definition at line 47 of file iomux-mx35.h.

#define MX35_PAD_WDOG_RST__IPU_FLASH_STROBE   IOMUX_PAD(0x330, 0x00c, 3, 0x0, 0, NO_PAD_CTRL)

Definition at line 46 of file iomux-mx35.h.

#define MX35_PAD_WDOG_RST__WDOG_WDOG_B   IOMUX_PAD(0x330, 0x00c, 0, 0x0, 0, NO_PAD_CTRL)

Definition at line 45 of file iomux-mx35.h.