Linux Kernel  3.7.1
 All Data Structures Namespaces Files Functions Variables Typedefs Enumerations Enumerator Macros Groups Pages
Macros
m5407sim.h File Reference
#include <asm/m54xxacr.h>

Go to the source code of this file.

Macros

#define CPU_NAME   "COLDFIRE(m5407)"
 
#define CPU_INSTR_PER_JIFFY   3
 
#define MCF_BUSCLK   (MCF_CLK / 2)
 
#define MCFSIM_RSR   (MCF_MBAR + 0x00) /* Reset Status */
 
#define MCFSIM_SYPCR   (MCF_MBAR + 0x01) /* System Protection */
 
#define MCFSIM_SWIVR   (MCF_MBAR + 0x02) /* SW Watchdog intr */
 
#define MCFSIM_SWSR   (MCF_MBAR + 0x03) /* SW Watchdog service*/
 
#define MCFSIM_PAR   (MCF_MBAR + 0x04) /* Pin Assignment */
 
#define MCFSIM_IRQPAR   (MCF_MBAR + 0x06) /* Intr Assignment */
 
#define MCFSIM_PLLCR   (MCF_MBAR + 0x08) /* PLL Ctrl */
 
#define MCFSIM_MPARK   (MCF_MBAR + 0x0C) /* BUS Master Ctrl */
 
#define MCFSIM_IPR   (MCF_MBAR + 0x40) /* Interrupt Pending */
 
#define MCFSIM_IMR   (MCF_MBAR + 0x44) /* Interrupt Mask */
 
#define MCFSIM_AVR   (MCF_MBAR + 0x4b) /* Autovector Ctrl */
 
#define MCFSIM_ICR0   (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */
 
#define MCFSIM_ICR1   (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */
 
#define MCFSIM_ICR2   (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */
 
#define MCFSIM_ICR3   (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */
 
#define MCFSIM_ICR4   (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */
 
#define MCFSIM_ICR5   (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */
 
#define MCFSIM_ICR6   (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */
 
#define MCFSIM_ICR7   (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */
 
#define MCFSIM_ICR8   (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */
 
#define MCFSIM_ICR9   (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */
 
#define MCFSIM_ICR10   (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */
 
#define MCFSIM_ICR11   (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */
 
#define MCFSIM_CSAR0   (MCF_MBAR + 0x80) /* CS 0 Address reg */
 
#define MCFSIM_CSMR0   (MCF_MBAR + 0x84) /* CS 0 Mask reg */
 
#define MCFSIM_CSCR0   (MCF_MBAR + 0x8a) /* CS 0 Control reg */
 
#define MCFSIM_CSAR1   (MCF_MBAR + 0x8c) /* CS 1 Address reg */
 
#define MCFSIM_CSMR1   (MCF_MBAR + 0x90) /* CS 1 Mask reg */
 
#define MCFSIM_CSCR1   (MCF_MBAR + 0x96) /* CS 1 Control reg */
 
#define MCFSIM_CSAR2   (MCF_MBAR + 0x98) /* CS 2 Address reg */
 
#define MCFSIM_CSMR2   (MCF_MBAR + 0x9c) /* CS 2 Mask reg */
 
#define MCFSIM_CSCR2   (MCF_MBAR + 0xa2) /* CS 2 Control reg */
 
#define MCFSIM_CSAR3   (MCF_MBAR + 0xa4) /* CS 3 Address reg */
 
#define MCFSIM_CSMR3   (MCF_MBAR + 0xa8) /* CS 3 Mask reg */
 
#define MCFSIM_CSCR3   (MCF_MBAR + 0xae) /* CS 3 Control reg */
 
#define MCFSIM_CSAR4   (MCF_MBAR + 0xb0) /* CS 4 Address reg */
 
#define MCFSIM_CSMR4   (MCF_MBAR + 0xb4) /* CS 4 Mask reg */
 
#define MCFSIM_CSCR4   (MCF_MBAR + 0xba) /* CS 4 Control reg */
 
#define MCFSIM_CSAR5   (MCF_MBAR + 0xbc) /* CS 5 Address reg */
 
#define MCFSIM_CSMR5   (MCF_MBAR + 0xc0) /* CS 5 Mask reg */
 
#define MCFSIM_CSCR5   (MCF_MBAR + 0xc6) /* CS 5 Control reg */
 
#define MCFSIM_CSAR6   (MCF_MBAR + 0xc8) /* CS 6 Address reg */
 
#define MCFSIM_CSMR6   (MCF_MBAR + 0xcc) /* CS 6 Mask reg */
 
#define MCFSIM_CSCR6   (MCF_MBAR + 0xd2) /* CS 6 Control reg */
 
#define MCFSIM_CSAR7   (MCF_MBAR + 0xd4) /* CS 7 Address reg */
 
#define MCFSIM_CSMR7   (MCF_MBAR + 0xd8) /* CS 7 Mask reg */
 
#define MCFSIM_CSCR7   (MCF_MBAR + 0xde) /* CS 7 Control reg */
 
#define MCFSIM_DCR   (MCF_MBAR + 0x100) /* DRAM Control */
 
#define MCFSIM_DACR0   (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */
 
#define MCFSIM_DMR0   (MCF_MBAR + 0x10c) /* DRAM 0 Mask */
 
#define MCFSIM_DACR1   (MCF_MBAR + 0x110) /* DRAM 1 Addr/Ctrl */
 
#define MCFSIM_DMR1   (MCF_MBAR + 0x114) /* DRAM 1 Mask */
 
#define MCFTIMER_BASE1   (MCF_MBAR + 0x140) /* Base of TIMER1 */
 
#define MCFTIMER_BASE2   (MCF_MBAR + 0x180) /* Base of TIMER2 */
 
#define MCFUART_BASE0   (MCF_MBAR + 0x1c0) /* Base address UART0 */
 
#define MCFUART_BASE1   (MCF_MBAR + 0x200) /* Base address UART1 */
 
#define MCFSIM_PADDR   (MCF_MBAR + 0x244)
 
#define MCFSIM_PADAT   (MCF_MBAR + 0x248)
 
#define MCFDMA_BASE0   (MCF_MBAR + 0x300) /* Base address DMA 0 */
 
#define MCFDMA_BASE1   (MCF_MBAR + 0x340) /* Base address DMA 1 */
 
#define MCFDMA_BASE2   (MCF_MBAR + 0x380) /* Base address DMA 2 */
 
#define MCFDMA_BASE3   (MCF_MBAR + 0x3C0) /* Base address DMA 3 */
 
#define MCFGPIO_PIN_MAX   16
 
#define MCFGPIO_IRQ_MAX   -1
 
#define MCFGPIO_IRQ_VECBASE   -1
 
#define MCFSIM_SWDICR   MCFSIM_ICR0 /* Watchdog timer ICR */
 
#define MCFSIM_TIMER1ICR   MCFSIM_ICR1 /* Timer 1 ICR */
 
#define MCFSIM_TIMER2ICR   MCFSIM_ICR2 /* Timer 2 ICR */
 
#define MCFSIM_UART1ICR   MCFSIM_ICR4 /* UART 1 ICR */
 
#define MCFSIM_UART2ICR   MCFSIM_ICR5 /* UART 2 ICR */
 
#define MCFSIM_DMA0ICR   MCFSIM_ICR6 /* DMA 0 ICR */
 
#define MCFSIM_DMA1ICR   MCFSIM_ICR7 /* DMA 1 ICR */
 
#define MCFSIM_DMA2ICR   MCFSIM_ICR8 /* DMA 2 ICR */
 
#define MCFSIM_DMA3ICR   MCFSIM_ICR9 /* DMA 3 ICR */
 
#define MCFSIM_PAR_DREQ0   0x40 /* Set to select DREQ0 input */
 
#define MCFSIM_PAR_DREQ1   0x20 /* Select DREQ1 input */
 
#define IRQ5_LEVEL4   0x80
 
#define IRQ3_LEVEL6   0x40
 
#define IRQ1_LEVEL2   0x20
 
#define MCF_IRQ_TIMER   30 /* Timer0, Level 6 */
 
#define MCF_IRQ_PROFILER   31 /* Timer1, Level 7 */
 
#define MCF_IRQ_UART0   73 /* UART0 */
 
#define MCF_IRQ_UART1   74 /* UART1 */
 

Macro Definition Documentation

#define CPU_INSTR_PER_JIFFY   3

Definition at line 18 of file m5407sim.h.

#define CPU_NAME   "COLDFIRE(m5407)"

Definition at line 17 of file m5407sim.h.

#define IRQ1_LEVEL2   0x20

Definition at line 135 of file m5407sim.h.

#define IRQ3_LEVEL6   0x40

Definition at line 134 of file m5407sim.h.

#define IRQ5_LEVEL4   0x80

Definition at line 133 of file m5407sim.h.

#define MCF_BUSCLK   (MCF_CLK / 2)

Definition at line 19 of file m5407sim.h.

#define MCF_IRQ_PROFILER   31 /* Timer1, Level 7 */

Definition at line 141 of file m5407sim.h.

#define MCF_IRQ_TIMER   30 /* Timer0, Level 6 */

Definition at line 140 of file m5407sim.h.

#define MCF_IRQ_UART0   73 /* UART0 */

Definition at line 142 of file m5407sim.h.

#define MCF_IRQ_UART1   74 /* UART1 */

Definition at line 143 of file m5407sim.h.

#define MCFDMA_BASE0   (MCF_MBAR + 0x300) /* Base address DMA 0 */

Definition at line 97 of file m5407sim.h.

#define MCFDMA_BASE1   (MCF_MBAR + 0x340) /* Base address DMA 1 */

Definition at line 98 of file m5407sim.h.

#define MCFDMA_BASE2   (MCF_MBAR + 0x380) /* Base address DMA 2 */

Definition at line 99 of file m5407sim.h.

#define MCFDMA_BASE3   (MCF_MBAR + 0x3C0) /* Base address DMA 3 */

Definition at line 100 of file m5407sim.h.

#define MCFGPIO_IRQ_MAX   -1

Definition at line 106 of file m5407sim.h.

#define MCFGPIO_IRQ_VECBASE   -1

Definition at line 107 of file m5407sim.h.

#define MCFGPIO_PIN_MAX   16

Definition at line 105 of file m5407sim.h.

#define MCFSIM_AVR   (MCF_MBAR + 0x4b) /* Autovector Ctrl */

Definition at line 36 of file m5407sim.h.

#define MCFSIM_CSAR0   (MCF_MBAR + 0x80) /* CS 0 Address reg */

Definition at line 50 of file m5407sim.h.

#define MCFSIM_CSAR1   (MCF_MBAR + 0x8c) /* CS 1 Address reg */

Definition at line 53 of file m5407sim.h.

#define MCFSIM_CSAR2   (MCF_MBAR + 0x98) /* CS 2 Address reg */

Definition at line 57 of file m5407sim.h.

#define MCFSIM_CSAR3   (MCF_MBAR + 0xa4) /* CS 3 Address reg */

Definition at line 60 of file m5407sim.h.

#define MCFSIM_CSAR4   (MCF_MBAR + 0xb0) /* CS 4 Address reg */

Definition at line 63 of file m5407sim.h.

#define MCFSIM_CSAR5   (MCF_MBAR + 0xbc) /* CS 5 Address reg */

Definition at line 66 of file m5407sim.h.

#define MCFSIM_CSAR6   (MCF_MBAR + 0xc8) /* CS 6 Address reg */

Definition at line 69 of file m5407sim.h.

#define MCFSIM_CSAR7   (MCF_MBAR + 0xd4) /* CS 7 Address reg */

Definition at line 72 of file m5407sim.h.

#define MCFSIM_CSCR0   (MCF_MBAR + 0x8a) /* CS 0 Control reg */

Definition at line 52 of file m5407sim.h.

#define MCFSIM_CSCR1   (MCF_MBAR + 0x96) /* CS 1 Control reg */

Definition at line 55 of file m5407sim.h.

#define MCFSIM_CSCR2   (MCF_MBAR + 0xa2) /* CS 2 Control reg */

Definition at line 59 of file m5407sim.h.

#define MCFSIM_CSCR3   (MCF_MBAR + 0xae) /* CS 3 Control reg */

Definition at line 62 of file m5407sim.h.

#define MCFSIM_CSCR4   (MCF_MBAR + 0xba) /* CS 4 Control reg */

Definition at line 65 of file m5407sim.h.

#define MCFSIM_CSCR5   (MCF_MBAR + 0xc6) /* CS 5 Control reg */

Definition at line 68 of file m5407sim.h.

#define MCFSIM_CSCR6   (MCF_MBAR + 0xd2) /* CS 6 Control reg */

Definition at line 71 of file m5407sim.h.

#define MCFSIM_CSCR7   (MCF_MBAR + 0xde) /* CS 7 Control reg */

Definition at line 74 of file m5407sim.h.

#define MCFSIM_CSMR0   (MCF_MBAR + 0x84) /* CS 0 Mask reg */

Definition at line 51 of file m5407sim.h.

#define MCFSIM_CSMR1   (MCF_MBAR + 0x90) /* CS 1 Mask reg */

Definition at line 54 of file m5407sim.h.

#define MCFSIM_CSMR2   (MCF_MBAR + 0x9c) /* CS 2 Mask reg */

Definition at line 58 of file m5407sim.h.

#define MCFSIM_CSMR3   (MCF_MBAR + 0xa8) /* CS 3 Mask reg */

Definition at line 61 of file m5407sim.h.

#define MCFSIM_CSMR4   (MCF_MBAR + 0xb4) /* CS 4 Mask reg */

Definition at line 64 of file m5407sim.h.

#define MCFSIM_CSMR5   (MCF_MBAR + 0xc0) /* CS 5 Mask reg */

Definition at line 67 of file m5407sim.h.

#define MCFSIM_CSMR6   (MCF_MBAR + 0xcc) /* CS 6 Mask reg */

Definition at line 70 of file m5407sim.h.

#define MCFSIM_CSMR7   (MCF_MBAR + 0xd8) /* CS 7 Mask reg */

Definition at line 73 of file m5407sim.h.

#define MCFSIM_DACR0   (MCF_MBAR + 0x108) /* DRAM 0 Addr/Ctrl */

Definition at line 77 of file m5407sim.h.

#define MCFSIM_DACR1   (MCF_MBAR + 0x110) /* DRAM 1 Addr/Ctrl */

Definition at line 79 of file m5407sim.h.

#define MCFSIM_DCR   (MCF_MBAR + 0x100) /* DRAM Control */

Definition at line 76 of file m5407sim.h.

#define MCFSIM_DMA0ICR   MCFSIM_ICR6 /* DMA 0 ICR */

Definition at line 117 of file m5407sim.h.

#define MCFSIM_DMA1ICR   MCFSIM_ICR7 /* DMA 1 ICR */

Definition at line 118 of file m5407sim.h.

#define MCFSIM_DMA2ICR   MCFSIM_ICR8 /* DMA 2 ICR */

Definition at line 119 of file m5407sim.h.

#define MCFSIM_DMA3ICR   MCFSIM_ICR9 /* DMA 3 ICR */

Definition at line 120 of file m5407sim.h.

#define MCFSIM_DMR0   (MCF_MBAR + 0x10c) /* DRAM 0 Mask */

Definition at line 78 of file m5407sim.h.

#define MCFSIM_DMR1   (MCF_MBAR + 0x114) /* DRAM 1 Mask */

Definition at line 80 of file m5407sim.h.

#define MCFSIM_ICR0   (MCF_MBAR + 0x4c) /* Intr Ctrl reg 0 */

Definition at line 37 of file m5407sim.h.

#define MCFSIM_ICR1   (MCF_MBAR + 0x4d) /* Intr Ctrl reg 1 */

Definition at line 38 of file m5407sim.h.

#define MCFSIM_ICR10   (MCF_MBAR + 0x56) /* Intr Ctrl reg 10 */

Definition at line 47 of file m5407sim.h.

#define MCFSIM_ICR11   (MCF_MBAR + 0x57) /* Intr Ctrl reg 11 */

Definition at line 48 of file m5407sim.h.

#define MCFSIM_ICR2   (MCF_MBAR + 0x4e) /* Intr Ctrl reg 2 */

Definition at line 39 of file m5407sim.h.

#define MCFSIM_ICR3   (MCF_MBAR + 0x4f) /* Intr Ctrl reg 3 */

Definition at line 40 of file m5407sim.h.

#define MCFSIM_ICR4   (MCF_MBAR + 0x50) /* Intr Ctrl reg 4 */

Definition at line 41 of file m5407sim.h.

#define MCFSIM_ICR5   (MCF_MBAR + 0x51) /* Intr Ctrl reg 5 */

Definition at line 42 of file m5407sim.h.

#define MCFSIM_ICR6   (MCF_MBAR + 0x52) /* Intr Ctrl reg 6 */

Definition at line 43 of file m5407sim.h.

#define MCFSIM_ICR7   (MCF_MBAR + 0x53) /* Intr Ctrl reg 7 */

Definition at line 44 of file m5407sim.h.

#define MCFSIM_ICR8   (MCF_MBAR + 0x54) /* Intr Ctrl reg 8 */

Definition at line 45 of file m5407sim.h.

#define MCFSIM_ICR9   (MCF_MBAR + 0x55) /* Intr Ctrl reg 9 */

Definition at line 46 of file m5407sim.h.

#define MCFSIM_IMR   (MCF_MBAR + 0x44) /* Interrupt Mask */

Definition at line 35 of file m5407sim.h.

#define MCFSIM_IPR   (MCF_MBAR + 0x40) /* Interrupt Pending */

Definition at line 34 of file m5407sim.h.

#define MCFSIM_IRQPAR   (MCF_MBAR + 0x06) /* Intr Assignment */

Definition at line 31 of file m5407sim.h.

#define MCFSIM_MPARK   (MCF_MBAR + 0x0C) /* BUS Master Ctrl */

Definition at line 33 of file m5407sim.h.

#define MCFSIM_PADAT   (MCF_MBAR + 0x248)

Definition at line 92 of file m5407sim.h.

#define MCFSIM_PADDR   (MCF_MBAR + 0x244)

Definition at line 91 of file m5407sim.h.

#define MCFSIM_PAR   (MCF_MBAR + 0x04) /* Pin Assignment */

Definition at line 30 of file m5407sim.h.

#define MCFSIM_PAR_DREQ0   0x40 /* Set to select DREQ0 input */

Definition at line 125 of file m5407sim.h.

#define MCFSIM_PAR_DREQ1   0x20 /* Select DREQ1 input */

Definition at line 127 of file m5407sim.h.

#define MCFSIM_PLLCR   (MCF_MBAR + 0x08) /* PLL Ctrl */

Definition at line 32 of file m5407sim.h.

#define MCFSIM_RSR   (MCF_MBAR + 0x00) /* Reset Status */

Definition at line 26 of file m5407sim.h.

#define MCFSIM_SWDICR   MCFSIM_ICR0 /* Watchdog timer ICR */

Definition at line 112 of file m5407sim.h.

#define MCFSIM_SWIVR   (MCF_MBAR + 0x02) /* SW Watchdog intr */

Definition at line 28 of file m5407sim.h.

#define MCFSIM_SWSR   (MCF_MBAR + 0x03) /* SW Watchdog service*/

Definition at line 29 of file m5407sim.h.

#define MCFSIM_SYPCR   (MCF_MBAR + 0x01) /* System Protection */

Definition at line 27 of file m5407sim.h.

#define MCFSIM_TIMER1ICR   MCFSIM_ICR1 /* Timer 1 ICR */

Definition at line 113 of file m5407sim.h.

#define MCFSIM_TIMER2ICR   MCFSIM_ICR2 /* Timer 2 ICR */

Definition at line 114 of file m5407sim.h.

#define MCFSIM_UART1ICR   MCFSIM_ICR4 /* UART 1 ICR */

Definition at line 115 of file m5407sim.h.

#define MCFSIM_UART2ICR   MCFSIM_ICR5 /* UART 2 ICR */

Definition at line 116 of file m5407sim.h.

#define MCFTIMER_BASE1   (MCF_MBAR + 0x140) /* Base of TIMER1 */

Definition at line 85 of file m5407sim.h.

#define MCFTIMER_BASE2   (MCF_MBAR + 0x180) /* Base of TIMER2 */

Definition at line 86 of file m5407sim.h.

#define MCFUART_BASE0   (MCF_MBAR + 0x1c0) /* Base address UART0 */

Definition at line 88 of file m5407sim.h.

#define MCFUART_BASE1   (MCF_MBAR + 0x200) /* Base address UART1 */

Definition at line 89 of file m5407sim.h.