24 #define PCI_VENDOR_ID_IODATA 0x10fc
25 #define PCI_VENDOR_ID_WORKBIT 0x1145
27 #define PCI_DEVICE_ID_NINJASCSI_32BI_CBSC_II 0x0005
28 #define PCI_DEVICE_ID_NINJASCSI_32BI_KME 0xf007
29 #define PCI_DEVICE_ID_NINJASCSI_32BI_WBT 0x8007
30 #define PCI_DEVICE_ID_WORKBIT_STANDARD 0xf010
31 #define PCI_DEVICE_ID_WORKBIT_DUALEDGE 0xf011
32 #define PCI_DEVICE_ID_NINJASCSI_32BI_LOGITEC 0xf012
33 #define PCI_DEVICE_ID_NINJASCSI_32BIB_LOGITEC 0xf013
34 #define PCI_DEVICE_ID_NINJASCSI_32UDE_MELCO 0xf015
35 #define PCI_DEVICE_ID_NINJASCSI_32UDE_MELCO_II 0x8009
50 static char * nsp32_model[] = {
51 "I-O DATA CBSC-II CardBus card",
52 "KME SCSI CardBus card",
53 "Workbit duo SCSI CardBus card",
54 "Logitec CardBus card with external ROM",
55 "Workbit / I-O DATA PCI card",
56 "Logitec PCI card with external ROM",
57 "Melco CardBus/PCI card with external ROM",
64 #define EXTENDED_SDTR_LEN 0x03
90 #define IRQ_CONTROL 0x00
91 #define IRQ_STATUS 0x00
92 # define IRQSTATUS_LATCHED_MSG BIT(0)
93 # define IRQSTATUS_LATCHED_IO BIT(1)
94 # define IRQSTATUS_LATCHED_CD BIT(2)
95 # define IRQSTATUS_LATCHED_BUS_FREE BIT(3)
96 # define IRQSTATUS_RESELECT_OCCUER BIT(4)
97 # define IRQSTATUS_PHASE_CHANGE_IRQ BIT(5)
98 # define IRQSTATUS_SCSIRESET_IRQ BIT(6)
99 # define IRQSTATUS_TIMER_IRQ BIT(7)
100 # define IRQSTATUS_FIFO_SHLD_IRQ BIT(8)
101 # define IRQSTATUS_PCI_IRQ BIT(9)
102 # define IRQSTATUS_BMCNTERR_IRQ BIT(10)
103 # define IRQSTATUS_AUTOSCSI_IRQ BIT(11)
104 # define PCI_IRQ_MASK BIT(12)
105 # define TIMER_IRQ_MASK BIT(13)
106 # define FIFO_IRQ_MASK BIT(14)
107 # define SCSI_IRQ_MASK BIT(15)
108 # define IRQ_CONTROL_ALL_IRQ_MASK (PCI_IRQ_MASK | \
112 # define IRQSTATUS_ANY_IRQ (IRQSTATUS_RESELECT_OCCUER | \
113 IRQSTATUS_PHASE_CHANGE_IRQ | \
114 IRQSTATUS_SCSIRESET_IRQ | \
115 IRQSTATUS_TIMER_IRQ | \
116 IRQSTATUS_FIFO_SHLD_IRQ | \
117 IRQSTATUS_PCI_IRQ | \
118 IRQSTATUS_BMCNTERR_IRQ | \
119 IRQSTATUS_AUTOSCSI_IRQ )
121 #define TRANSFER_CONTROL 0x02
122 #define TRANSFER_STATUS 0x02
123 # define CB_MMIO_MODE BIT(0)
124 # define CB_IO_MODE BIT(1)
125 # define BM_TEST BIT(2)
126 # define BM_TEST_DIR BIT(3)
127 # define DUAL_EDGE_ENABLE BIT(4)
128 # define NO_TRANSFER_TO_HOST BIT(5)
129 # define TRANSFER_GO BIT(7)
130 # define BLIEND_MODE BIT(8)
131 # define BM_START BIT(9)
132 # define ADVANCED_BM_WRITE BIT(10)
133 # define BM_SINGLE_MODE BIT(11)
134 # define FIFO_TRUE_FULL BIT(12)
135 # define FIFO_TRUE_EMPTY BIT(13)
136 # define ALL_COUNTER_CLR BIT(14)
137 # define FIFOTEST BIT(15)
139 #define INDEX_REG 0x04
141 #define TIMER_SET 0x06
142 # define TIMER_CNT_MASK (0xff)
143 # define TIMER_STOP BIT(8)
145 #define DATA_REG_LOW 0x08
146 #define DATA_REG_HI 0x0a
148 #define FIFO_REST_CNT 0x0c
149 # define FIFO_REST_MASK 0x1ff
150 # define FIFO_EMPTY_SHLD_FLAG BIT(14)
151 # define FIFO_FULL_SHLD_FLAG BIT(15)
153 #define SREQ_SMPL_RATE 0x0f
154 # define SREQSMPLRATE_RATE0 BIT(0)
155 # define SREQSMPLRATE_RATE1 BIT(1)
156 # define SAMPLING_ENABLE BIT(2)
157 # define SMPL_40M (0)
158 # define SMPL_20M (SREQSMPLRATE_RATE0)
159 # define SMPL_10M (SREQSMPLRATE_RATE1)
161 #define SCSI_BUS_CONTROL 0x10
162 # define BUSCTL_SEL BIT(0)
163 # define BUSCTL_RST BIT(1)
164 # define BUSCTL_DATAOUT_ENB BIT(2)
165 # define BUSCTL_ATN BIT(3)
166 # define BUSCTL_ACK BIT(4)
167 # define BUSCTL_BSY BIT(5)
168 # define AUTODIRECTION BIT(6)
169 # define ACKENB BIT(7)
171 #define CLR_COUNTER 0x12
172 # define ACK_COUNTER_CLR BIT(0)
173 # define SREQ_COUNTER_CLR BIT(1)
174 # define FIFO_HOST_POINTER_CLR BIT(2)
175 # define FIFO_REST_COUNT_CLR BIT(3)
176 # define BM_COUNTER_CLR BIT(4)
177 # define SAVED_ACK_CLR BIT(5)
178 # define CLRCOUNTER_ALLMASK (ACK_COUNTER_CLR | \
180 FIFO_HOST_POINTER_CLR | \
181 FIFO_REST_COUNT_CLR | \
185 #define SCSI_BUS_MONITOR 0x12
186 # define BUSMON_MSG BIT(0)
187 # define BUSMON_IO BIT(1)
188 # define BUSMON_CD BIT(2)
189 # define BUSMON_BSY BIT(3)
190 # define BUSMON_ACK BIT(4)
191 # define BUSMON_REQ BIT(5)
192 # define BUSMON_SEL BIT(6)
193 # define BUSMON_ATN BIT(7)
195 #define COMMAND_DATA 0x14
197 #define PARITY_CONTROL 0x16
198 # define PARITY_CHECK_ENABLE BIT(0)
199 # define PARITY_ERROR_CLEAR BIT(1)
200 #define PARITY_STATUS 0x16
202 # define PARITY_ERROR_NORMAL BIT(1)
203 # define PARITY_ERROR_LSB BIT(1)
204 # define PARITY_ERROR_MSB BIT(2)
206 #define RESELECT_ID 0x18
208 #define COMMAND_CONTROL 0x18
209 # define CLEAR_CDB_FIFO_POINTER BIT(0)
210 # define AUTO_COMMAND_PHASE BIT(1)
211 # define AUTOSCSI_START BIT(2)
212 # define AUTOSCSI_RESTART BIT(3)
213 # define AUTO_PARAMETER BIT(4)
214 # define AUTO_ATN BIT(5)
215 # define AUTO_MSGIN_00_OR_04 BIT(6)
216 # define AUTO_MSGIN_02 BIT(7)
217 # define AUTO_MSGIN_03 BIT(8)
219 #define SET_ARBIT 0x1a
220 # define ARBIT_GO BIT(0)
221 # define ARBIT_CLEAR BIT(1)
223 #define ARBIT_STATUS 0x1a
225 # define ARBIT_WIN BIT(1)
226 # define ARBIT_FAIL BIT(2)
227 # define AUTO_PARAMETER_VALID BIT(3)
228 # define SGT_VALID BIT(4)
230 #define SYNC_REG 0x1c
232 #define ACK_WIDTH 0x1d
234 #define SCSI_DATA_WITH_ACK 0x20
235 #define SCSI_OUT_LATCH_TARGET_ID 0x22
236 #define SCSI_DATA_IN 0x22
238 #define SCAM_CONTROL 0x24
239 #define SCAM_STATUS 0x24
240 # define SCAM_MSG BIT(0)
241 # define SCAM_IO BIT(1)
242 # define SCAM_CD BIT(2)
243 # define SCAM_BSY BIT(3)
244 # define SCAM_SEL BIT(4)
245 # define SCAM_XFEROK BIT(5)
247 #define SCAM_DATA 0x26
257 #define SACK_CNT 0x28
258 #define SREQ_CNT 0x2c
260 #define FIFO_DATA_LOW 0x30
261 #define FIFO_DATA_HIGH 0x32
262 #define BM_START_ADR 0x34
265 # define BM_COUNT_MASK 0x0001ffffUL
266 # define SGTEND BIT(31)
269 #define WAIT_REG 0x40
271 #define SCSI_EXECUTE_PHASE 0x40
272 # define COMMAND_PHASE BIT(0)
273 # define DATA_IN_PHASE BIT(1)
274 # define DATA_OUT_PHASE BIT(2)
275 # define MSGOUT_PHASE BIT(3)
276 # define STATUS_PHASE BIT(4)
277 # define ILLEGAL_PHASE BIT(5)
278 # define BUS_FREE_OCCUER BIT(6)
279 # define MSG_IN_OCCUER BIT(7)
280 # define MSG_OUT_OCCUER BIT(8)
281 # define SELECTION_TIMEOUT BIT(9)
282 # define MSGIN_00_VALID BIT(10)
283 # define MSGIN_02_VALID BIT(11)
284 # define MSGIN_03_VALID BIT(12)
285 # define MSGIN_04_VALID BIT(13)
286 # define AUTOSCSI_BUSY BIT(15)
288 #define SCSI_CSB_IN 0x42
290 #define SCSI_MSG_OUT 0x44
291 # define MSGOUT_COUNT_MASK (BIT(0)|BIT(1))
292 # define MV_VALID BIT(7)
294 #define SEL_TIME_OUT 0x48
295 #define SAVED_SACK_CNT 0x4c
297 #define HTOSDATADELAY 0x50
298 #define STOHDATADELAY 0x54
299 #define ACKSUMCHECKRD 0x58
300 #define REQSUMCHECKRD 0x5c
307 #define CLOCK_DIV 0x00
308 # define CLOCK_2 BIT(0)
309 # define CLOCK_4 BIT(1)
310 # define PCICLK BIT(7)
312 #define TERM_PWR_CONTROL 0x01
314 # define SENSE BIT(1)
316 #define EXT_PORT_DDR 0x02
317 #define EXT_PORT 0x03
319 # define LED_OFF BIT(0)
321 #define IRQ_SELECT 0x04
322 # define IRQSELECT_RESELECT_IRQ BIT(0)
323 # define IRQSELECT_PHASE_CHANGE_IRQ BIT(1)
324 # define IRQSELECT_SCSIRESET_IRQ BIT(2)
325 # define IRQSELECT_TIMER_IRQ BIT(3)
326 # define IRQSELECT_FIFO_SHLD_IRQ BIT(4)
327 # define IRQSELECT_TARGET_ABORT_IRQ BIT(5)
328 # define IRQSELECT_MASTER_ABORT_IRQ BIT(6)
329 # define IRQSELECT_SERR_IRQ BIT(7)
330 # define IRQSELECT_PERR_IRQ BIT(8)
331 # define IRQSELECT_BMCNTERR_IRQ BIT(9)
332 # define IRQSELECT_AUTO_SCSI_SEQ_IRQ BIT(10)
334 #define OLD_SCSI_PHASE 0x05
335 # define OLD_MSG BIT(0)
336 # define OLD_IO BIT(1)
337 # define OLD_CD BIT(2)
338 # define OLD_BUSY BIT(3)
340 #define FIFO_FULL_SHLD_COUNT 0x06
341 #define FIFO_EMPTY_SHLD_COUNT 0x07
343 #define EXP_ROM_CONTROL 0x08
344 # define ROM_WRITE_ENB BIT(0)
345 # define IO_ACCESS_ENB BIT(1)
346 # define ROM_ADR_CLEAR BIT(2)
348 #define EXP_ROM_ADR 0x09
350 #define EXP_ROM_DATA 0x0a
352 #define CHIP_MODE 0x0b
363 # define SCSI_DIRECTION_DETECTOR_SELECT BIT(0)
364 # define SCSI2_HOST_DIRECTION_VALID BIT(1)
365 # define HOST2_SCSI_DIRECTION_VALID BIT(2)
366 # define DELAYED_BMSTART BIT(3)
367 # define MASTER_TERMINATION_SELECT BIT(4)
368 # define BMREQ_NEGATE_TIMING_SEL BIT(5)
369 # define AUTOSEL_TIMING_SEL BIT(6)
370 # define MISC_MABORT_MASK BIT(7)
371 # define BMSTOP_CHANGE2_NONDATA_PHASE BIT(8)
373 #define BM_CYCLE 0x0d
374 # define BM_CYCLE0 BIT(0)
375 # define BM_CYCLE1 BIT(1)
376 # define BM_FRAME_ASSERT_TIMING BIT(2)
377 # define BM_IRDY_ASSERT_TIMING BIT(3)
378 # define BM_SINGLE_BUS_MASTER BIT(4)
379 # define MEMRD_CMD0 BIT(5)
380 # define SGT_AUTO_PARA_MEMED_CMD BIT(6)
381 # define MEMRD_CMD1 BIT(7)
384 #define SREQ_EDGH 0x0e
385 # define SREQ_EDGH_SELECT BIT(0)
388 # define REQCNT_UP BIT(0)
389 # define ACKCNT_UP BIT(1)
390 # define BMADR_UP BIT(4)
391 # define BMCNT_UP BIT(5)
392 # define SGT_CNT_UP BIT(7)
394 #define CFG_CMD_STR 0x10
395 #define CFG_LATE_CACHE 0x11
396 #define CFG_BASE_ADR_1 0x12
397 #define CFG_BASE_ADR_2 0x13
398 #define CFG_INLINE 0x14
400 #define SERIAL_ROM_CTL 0x15
405 #define FIFO_HST_POINTER 0x16
406 #define SREQ_DELAY 0x17
407 #define SACK_DELAY 0x18
408 #define SREQ_NOISE_CANCEL 0x19
409 #define SDP_NOISE_CANCEL 0x1a
410 #define DELAY_TEST 0x1b
411 #define SD0_NOISE_CANCEL 0x20
412 #define SD1_NOISE_CANCEL 0x21
413 #define SD2_NOISE_CANCEL 0x22
414 #define SD3_NOISE_CANCEL 0x23
415 #define SD4_NOISE_CANCEL 0x24
416 #define SD5_NOISE_CANCEL 0x25
417 #define SD6_NOISE_CANCEL 0x26
418 #define SD7_NOISE_CANCEL 0x27
424 #define BUSMON_BUS_FREE 0
425 #define BUSMON_COMMAND ( BUSMON_BSY | BUSMON_CD | BUSMON_REQ )
426 #define BUSMON_MESSAGE_IN ( BUSMON_BSY | BUSMON_MSG | BUSMON_IO | BUSMON_CD | BUSMON_REQ )
427 #define BUSMON_MESSAGE_OUT ( BUSMON_BSY | BUSMON_MSG | BUSMON_CD | BUSMON_REQ )
428 #define BUSMON_DATA_IN ( BUSMON_BSY | BUSMON_IO | BUSMON_REQ )
429 #define BUSMON_DATA_OUT ( BUSMON_BSY | BUSMON_REQ )
430 #define BUSMON_STATUS ( BUSMON_BSY | BUSMON_IO | BUSMON_CD | BUSMON_REQ )
431 #define BUSMON_RESELECT ( BUSMON_IO | BUSMON_SEL)
432 #define BUSMON_PHASE_MASK ( BUSMON_MSG | BUSMON_IO | BUSMON_CD | BUSMON_SEL)
434 #define BUSPHASE_COMMAND ( BUSMON_COMMAND & BUSMON_PHASE_MASK )
435 #define BUSPHASE_MESSAGE_IN ( BUSMON_MESSAGE_IN & BUSMON_PHASE_MASK )
436 #define BUSPHASE_MESSAGE_OUT ( BUSMON_MESSAGE_OUT & BUSMON_PHASE_MASK )
437 #define BUSPHASE_DATA_IN ( BUSMON_DATA_IN & BUSMON_PHASE_MASK )
438 #define BUSPHASE_DATA_OUT ( BUSMON_DATA_OUT & BUSMON_PHASE_MASK )
439 #define BUSPHASE_STATUS ( BUSMON_STATUS & BUSMON_PHASE_MASK )
440 #define BUSPHASE_SELECT ( BUSMON_SEL | BUSMON_IO )
446 #define NSP32_SG_SIZE SG_ALL
457 #define NSP32_SG_TABLE_SIZE (sizeof(nsp32_sgtable) * NSP32_SG_SIZE * MAX_TARGET * MAX_LUN)
478 #define MSGOUTBUF_MAX 20
479 #define MSGINBUF_MAX 20
482 #define NSP32_TRANSFER_BUSMASTER BIT(0)
483 #define NSP32_TRANSFER_MMIO BIT(1)
484 #define NSP32_TRANSFER_PIO BIT(2)
493 #define DISCPRIV_OK BIT(0)
494 #define MSGIN03 BIT(1)
510 #define NSP32_HOST_SCSIID 7
528 #define SDTR_INITIATOR BIT(0)
529 #define SDTR_TARGET BIT(1)
530 #define SDTR_DONE BIT(2)
535 #define ULTRA20M 0x0c
538 #define ASYNC_OFFSET 0
539 #define SYNC_OFFSET 0xf
544 #define TO_SYNCREG(period, offset) (((period) & 0x0f) << 4 | ((offset) & 0x0f))
562 #define NSP32_MMIO_OFFSET 0x0800
608 #define RESET_HOLD_TIME 10000
610 #define SEL_TIMEOUT_TIME 10000
612 #define ARBIT_TIMEOUT_TIME 100
613 #define REQSACK_TIMEOUT_TIME 10000