LLVM API Documentation
| addFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const | llvm::R600InstrInfo | |
| ALU_VEC_012_SCL_210 enum value | llvm::R600InstrInfo | |
| ALU_VEC_021_SCL_122 enum value | llvm::R600InstrInfo | |
| ALU_VEC_102_SCL_221 enum value | llvm::R600InstrInfo | |
| ALU_VEC_120_SCL_212 enum value | llvm::R600InstrInfo | |
| ALU_VEC_201 enum value | llvm::R600InstrInfo | |
| ALU_VEC_210 enum value | llvm::R600InstrInfo | |
| AMDGPUInstrInfo(const AMDGPUSubtarget &st) | llvm::AMDGPUInstrInfo | [explicit] |
| AnalyzeBranch(MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB, SmallVectorImpl< MachineOperand > &Cond, bool AllowModify) const override | llvm::R600InstrInfo | |
| BankSwizzle enum name | llvm::R600InstrInfo | |
| buildDefaultInstruction(MachineBasicBlock &MBB, MachineBasicBlock::iterator I, unsigned Opcode, unsigned DstReg, unsigned Src0Reg, unsigned Src1Reg=0) const | llvm::R600InstrInfo | |
| buildIndirectRead(MachineBasicBlock *MBB, MachineBasicBlock::iterator I, unsigned ValueReg, unsigned Address, unsigned OffsetReg) const override | llvm::R600InstrInfo | [virtual] |
| buildIndirectWrite(MachineBasicBlock *MBB, MachineBasicBlock::iterator I, unsigned ValueReg, unsigned Address, unsigned OffsetReg) const override | llvm::R600InstrInfo | [virtual] |
| buildMovImm(MachineBasicBlock &BB, MachineBasicBlock::iterator I, unsigned DstReg, uint64_t Imm) const | llvm::R600InstrInfo | |
| buildMovInstr(MachineBasicBlock *MBB, MachineBasicBlock::iterator I, unsigned DstReg, unsigned SrcReg) const override | llvm::R600InstrInfo | [virtual] |
| buildSlotOfVectorInstruction(MachineBasicBlock &MBB, MachineInstr *MI, unsigned Slot, unsigned DstReg) const | llvm::R600InstrInfo | |
| calculateIndirectAddress(unsigned RegIndex, unsigned Channel) const override | llvm::R600InstrInfo | [virtual] |
| canBeConsideredALU(const MachineInstr *MI) const | llvm::R600InstrInfo | |
| canFoldMemoryOperand(const MachineInstr *MI, const SmallVectorImpl< unsigned > &Ops) const override | llvm::AMDGPUInstrInfo | |
| clearFlag(MachineInstr *MI, unsigned Operand, unsigned Flag) const | llvm::R600InstrInfo | |
| convertToThreeAddress(MachineFunction::iterator &MFI, MachineBasicBlock::iterator &MBBI, LiveVariables *LV) const override | llvm::AMDGPUInstrInfo | |
| copyPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, DebugLoc DL, unsigned DestReg, unsigned SrcReg, bool KillSrc) const override | llvm::R600InstrInfo | |
| CreateTargetScheduleState(const TargetMachine *TM, const ScheduleDAG *DAG) const override | llvm::R600InstrInfo | |
| definesAddressRegister(MachineInstr *MI) const | llvm::R600InstrInfo | |
| DefinesPredicate(MachineInstr *MI, std::vector< MachineOperand > &Pred) const override | llvm::R600InstrInfo | |
| enableClusterLoads() const override | llvm::AMDGPUInstrInfo | |
| expandPostRAPseudo(MachineBasicBlock::iterator MI) const override | llvm::R600InstrInfo | |
| FindSwizzleForVectorSlot(const std::vector< std::vector< std::pair< int, unsigned > > > &IGSrcs, std::vector< R600InstrInfo::BankSwizzle > &SwzCandidate, const std::vector< std::pair< int, unsigned > > &TransSrcs, R600InstrInfo::BankSwizzle TransSwz) const | llvm::R600InstrInfo | |
| fitsConstReadLimitations(const std::vector< MachineInstr * > &) const | llvm::R600InstrInfo | |
| fitsConstReadLimitations(const std::vector< unsigned > &) const | llvm::R600InstrInfo | |
| fitsReadPortLimitations(const std::vector< MachineInstr * > &MIs, const DenseMap< unsigned, unsigned > &PV, std::vector< BankSwizzle > &BS, bool isLastAluTrans) const | llvm::R600InstrInfo | |
| foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI, const SmallVectorImpl< unsigned > &Ops, int FrameIndex) const override | llvm::AMDGPUInstrInfo | [protected] |
| foldMemoryOperandImpl(MachineFunction &MF, MachineInstr *MI, const SmallVectorImpl< unsigned > &Ops, MachineInstr *LoadMI) const override | llvm::AMDGPUInstrInfo | [protected] |
| getFlagOp(MachineInstr *MI, unsigned SrcIdx=0, unsigned Flag=0) const | llvm::R600InstrInfo | |
| getIndirectAddrRegClass() const override | llvm::R600InstrInfo | [virtual] |
| getIndirectIndexBegin(const MachineFunction &MF) const | llvm::AMDGPUInstrInfo | |
| getIndirectIndexEnd(const MachineFunction &MF) const | llvm::AMDGPUInstrInfo | |
| getInstrLatency(const InstrItineraryData *ItinData, const MachineInstr *MI, unsigned *PredCost=nullptr) const override | llvm::R600InstrInfo | |
| getInstrLatency(const InstrItineraryData *ItinData, SDNode *Node) const override | llvm::R600InstrInfo | [inline] |
| getMaskedMIMGOp(uint16_t Opcode, unsigned Channels) const | llvm::AMDGPUInstrInfo | |
| getMaxAlusPerClause() const | llvm::R600InstrInfo | |
| getOpcodeAfterMemoryUnfold(unsigned Opc, bool UnfoldLoad, bool UnfoldStore, unsigned *LoadRegIndex=nullptr) const override | llvm::AMDGPUInstrInfo | |
| getOperandIdx(const MachineInstr &MI, unsigned Op) const | llvm::R600InstrInfo | |
| getOperandIdx(unsigned Opcode, unsigned Op) const | llvm::R600InstrInfo | |
| getPredicationCost(const MachineInstr *) const override | llvm::R600InstrInfo | |
| getRegisterInfo() const override | llvm::R600InstrInfo | [virtual] |
| getSelIdx(unsigned Opcode, unsigned SrcIdx) const | llvm::R600InstrInfo | |
| getSrcIdx(unsigned Opcode, unsigned SrcNum) const | llvm::R600InstrInfo | |
| getSrcs(MachineInstr *MI) const | llvm::R600InstrInfo | |
| hasFlagOperand(const MachineInstr &MI) const | llvm::R600InstrInfo | |
| hasInstrModifiers(unsigned Opcode) const | llvm::R600InstrInfo | |
| hasLoadFromStackSlot(const MachineInstr *MI, const MachineMemOperand *&MMO, int &FrameIndex) const override | llvm::AMDGPUInstrInfo | |
| hasStoreFromStackSlot(const MachineInstr *MI, const MachineMemOperand *&MMO, int &FrameIndex) const | llvm::AMDGPUInstrInfo | |
| InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB, MachineBasicBlock *FBB, const SmallVectorImpl< MachineOperand > &Cond, DebugLoc DL) const override | llvm::R600InstrInfo | |
| insertNoop(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI) const override | llvm::AMDGPUInstrInfo | |
| isALUInstr(unsigned Opcode) const | llvm::R600InstrInfo | |
| isCoalescableExtInstr(const MachineInstr &MI, unsigned &SrcReg, unsigned &DstReg, unsigned &SubIdx) const override | llvm::AMDGPUInstrInfo | |
| isCubeOp(unsigned opcode) const | llvm::R600InstrInfo | |
| isExport(unsigned Opcode) const | llvm::R600InstrInfo | |
| isFlagSet(const MachineInstr &MI, unsigned Operand, unsigned Flag) const | llvm::R600InstrInfo | |
| isLDSInstr(unsigned Opcode) const | llvm::R600InstrInfo | |
| isLDSNoRetInstr(unsigned Opcode) const | llvm::R600InstrInfo | |
| isLDSRetInstr(unsigned Opcode) const | llvm::R600InstrInfo | |
| isLegalToSplitMBBAt(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI) const override | llvm::R600InstrInfo | |
| isLegalUpTo(const std::vector< std::vector< std::pair< int, unsigned > > > &IGSrcs, const std::vector< R600InstrInfo::BankSwizzle > &Swz, const std::vector< std::pair< int, unsigned > > &TransSrcs, R600InstrInfo::BankSwizzle TransSwz) const | llvm::R600InstrInfo | |
| isLoadFromStackSlot(const MachineInstr *MI, int &FrameIndex) const override | llvm::AMDGPUInstrInfo | |
| isLoadFromStackSlotPostFE(const MachineInstr *MI, int &FrameIndex) const override | llvm::AMDGPUInstrInfo | |
| isMov(unsigned Opcode) const override | llvm::R600InstrInfo | [virtual] |
| isPlaceHolderOpcode(unsigned opcode) const | llvm::R600InstrInfo | |
| isPredicable(MachineInstr *MI) const override | llvm::R600InstrInfo | |
| isPredicated(const MachineInstr *MI) const override | llvm::R600InstrInfo | |
| isProfitableToDupForIfCvt(MachineBasicBlock &MBB, unsigned NumCyles, const BranchProbability &Probability) const override | llvm::R600InstrInfo | |
| isProfitableToIfCvt(MachineBasicBlock &MBB, unsigned NumCyles, unsigned ExtraPredCycles, const BranchProbability &Probability) const override | llvm::R600InstrInfo | |
| isProfitableToIfCvt(MachineBasicBlock &TMBB, unsigned NumTCycles, unsigned ExtraTCycles, MachineBasicBlock &FMBB, unsigned NumFCycles, unsigned ExtraFCycles, const BranchProbability &Probability) const override | llvm::R600InstrInfo | |
| isProfitableToUnpredicate(MachineBasicBlock &TMBB, MachineBasicBlock &FMBB) const override | llvm::R600InstrInfo | |
| isReductionOp(unsigned opcode) const | llvm::R600InstrInfo | |
| isRegisterLoad(const MachineInstr &MI) const | llvm::AMDGPUInstrInfo | |
| isRegisterStore(const MachineInstr &MI) const | llvm::AMDGPUInstrInfo | |
| isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const override | llvm::AMDGPUInstrInfo | |
| isStoreFromStackSlot(const MachineInstr *MI, int &FrameIndex) const | llvm::AMDGPUInstrInfo | |
| isStoreFromStackSlotPostFE(const MachineInstr *MI, int &FrameIndex) const | llvm::AMDGPUInstrInfo | |
| isTransOnly(unsigned Opcode) const | llvm::R600InstrInfo | |
| isTransOnly(const MachineInstr *MI) const | llvm::R600InstrInfo | |
| isTrig(const MachineInstr &MI) const | llvm::R600InstrInfo | |
| isVector(const MachineInstr &MI) const | llvm::R600InstrInfo | |
| isVectorOnly(unsigned Opcode) const | llvm::R600InstrInfo | |
| isVectorOnly(const MachineInstr *MI) const | llvm::R600InstrInfo | |
| loadRegFromStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned DestReg, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const override | llvm::AMDGPUInstrInfo | |
| mustBeLastInClause(unsigned Opcode) const | llvm::R600InstrInfo | |
| PredicateInstruction(MachineInstr *MI, const SmallVectorImpl< MachineOperand > &Pred) const override | llvm::R600InstrInfo | |
| R600InstrInfo(const AMDGPUSubtarget &st) | llvm::R600InstrInfo | [explicit] |
| readsLDSSrcReg(const MachineInstr *MI) const | llvm::R600InstrInfo | |
| RemoveBranch(MachineBasicBlock &MBB) const override | llvm::R600InstrInfo | |
| reserveIndirectRegisters(BitVector &Reserved, const MachineFunction &MF) const | llvm::R600InstrInfo | |
| ReverseBranchCondition(SmallVectorImpl< MachineOperand > &Cond) const override | llvm::R600InstrInfo | |
| setImmOperand(MachineInstr *MI, unsigned Op, int64_t Imm) const | llvm::R600InstrInfo | |
| shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2, int64_t Offset1, int64_t Offset2, unsigned NumLoads) const override | llvm::AMDGPUInstrInfo | |
| ST | llvm::AMDGPUInstrInfo | [protected] |
| storeRegToStackSlot(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, unsigned SrcReg, bool isKill, int FrameIndex, const TargetRegisterClass *RC, const TargetRegisterInfo *TRI) const override | llvm::AMDGPUInstrInfo | |
| SubsumesPredicate(const SmallVectorImpl< MachineOperand > &Pred1, const SmallVectorImpl< MachineOperand > &Pred2) const override | llvm::R600InstrInfo | |
| unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI, unsigned Reg, bool UnfoldLoad, bool UnfoldStore, SmallVectorImpl< MachineInstr * > &NewMIs) const override | llvm::AMDGPUInstrInfo | |
| unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N, SmallVectorImpl< SDNode * > &NewNodes) const override | llvm::AMDGPUInstrInfo | |
| usesAddressRegister(MachineInstr *MI) const | llvm::R600InstrInfo | |
| usesTextureCache(unsigned Opcode) const | llvm::R600InstrInfo | |
| usesTextureCache(const MachineInstr *MI) const | llvm::R600InstrInfo | |
| usesVertexCache(unsigned Opcode) const | llvm::R600InstrInfo | |
| usesVertexCache(const MachineInstr *MI) const | llvm::R600InstrInfo |